EP1C4F400C8N Altera, EP1C4F400C8N Datasheet - Page 50

IC CYCLONE FPGA 4K LE 400-FBGA

EP1C4F400C8N

Manufacturer Part Number
EP1C4F400C8N
Description
IC CYCLONE FPGA 4K LE 400-FBGA
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C4F400C8N

Number Of Logic Elements/cells
4000
Number Of Labs/clbs
400
Total Ram Bits
78336
Number Of I /o
301
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
400-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1806
EP1C4F400C8N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C4F400C8N
Manufacturer:
CYCLONE
Quantity:
5 510
Part Number:
EP1C4F400C8N
Manufacturer:
ALTERA
Quantity:
104
Part Number:
EP1C4F400C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F400C8N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1C4F400C8N
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP1C4F400C8N
Manufacturer:
ALTERA
0
Part Number:
EP1C4F400C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1C4F400C8N
Quantity:
56
Part Number:
EP1C4F400C8N
0
Company:
Part Number:
EP1C4F400C8N
Quantity:
6 000
Company:
Part Number:
EP1C4F400C8N
Quantity:
3 000
Part Number:
EP1C4F400C8NAA
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1C4F400C8NAB
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1C4F400C8NAC
Manufacturer:
ALTERA
0
Cyclone Device Handbook, Volume 1
Figure 2–31. Control Signal Selection per IOE
2–44
Preliminary
Dedicated I/O
Clock [5..0]
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
io_coe
io_csclr
io_caclr
io_cce_out
io_cce_in
io_cclk
In normal bidirectional operation, you can use the input register for input
data requiring fast setup times. The input register can have its own clock
input and clock enable separate from the OE and output registers. The
output register can be used for data requiring fast clock-to-output
performance. The OE register is available for fast clock-to-output enable
timing. The OE and output register share the same clock source and the
same clock enable source from the local interconnect in the associated
LAB, dedicated I/O clocks, or the column and row interconnects.
Figure 2–32
shows the IOE in bidirectional configuration.
clk_in
clk_out
ce_in
ce_out
aclr/preset
Altera Corporation
sclr/preset
May 2008
oe

Related parts for EP1C4F400C8N