MC68030RC25C Freescale Semiconductor, MC68030RC25C Datasheet - Page 22

no-image

MC68030RC25C

Manufacturer Part Number
MC68030RC25C
Description
IC MPU 32BIT ENHANCED 128-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68030RC25C

Processor Type
M680x0 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
128-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030RC25C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC25C
Manufacturer:
MOTOROLA
Quantity:
60
Part Number:
MC68030RC25C
Manufacturer:
MOT
Quantity:
1 368
Part Number:
MC68030RC25C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68030RC25C01F91C
Manufacturer:
SYNERGY
Quantity:
114
MOTOROLA
Number
10-1
10-2
10-3
10-6
10-4
10-5
9-17
9-19
9-13
9-14
9-15
9-16
9-18
9-20
9-21
9-22
9-23
9-24
9-25
9-26
9-27
9-28
9-29
9-30
9-31
9-32
Figure
9-33
9-34
9-35
9-36
9-37
9-38
9-39
9-40
Simplified Table Search Flowchart ..........................................
Table Search Initialization Flowchart ........................ ..............
ATC Entry Creation Flowchart ...............................................
Short-Format Invalid Descriptor .............................................
Short-Format Indirect Descriptor ...........................................
Long-Format Indirect Descriptor ............................. ....... ........
Five-Level Table Search ........................................................
Example Translation Tree Using Contiguous Memory .............
Example Translation Tree Using Indirect Descriptors ...............
Example Translation Tree Using Shared Tables ......................
Example Translation Tree with Nonresident Tables.. ...............
Detailed Flowchart of M M U Table Search Operation ...............
Limit Check Procedure Flowchart ...........................................
Translation Control Register (TC) Format ................................
Transparent Translation Register (TT0 and TT1) Format ...........
Long-Format Early Termination Page Descriptor .....................
Long-Format Page Descriptor ................................................
Long-Format Invalid Descriptor ............... ..............................
Detailed Flowchart of Descriptor Fetch Operation ....................
Logical Address Map Using Function Code Lookup
Example Translation Tree Using Function Code Lookup ..........
Example Translation Tree Structure for Two Tasks ..................
Example Logical Address Map with Shared Supervisor and
Example Translation Tree Using S and WP Bits to Set
Root Pointer Register (CRP, SRP) Format ................................
M M U Status Register (MMUSR) Format .................................
M M U Status Interpretation - - PTEST Level 0 ..........................
Asynchronous Non-DMA M68000 Coprocessor Interface
Coprocessor Address Map in MC68030 CPU Space ................
Coprocessor Interface Register Set Map .................................
Coprocessor General Instruction Format (cpGEN) ...................
M M U Status Interpretation - - PTEST Level 7 ........................
F-Line Coprocessor Instruction Operation Word .....................
MC68030 CPU Space Address Encodings ...............................
User Address Spaces ........................................................
Protection ........................................................................
Signal Usage ...................................................................
LIST OF ILLUSTRATIONS (Continued)
MC68030 USER'S MANUAL
Title
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
.
Number.
Page
10-10
10-4
10-6
10-7
10-8
10-9
9-26
9-27
9-29
9-25
9-26
9-27
9-28
9-31
9-35
9-36
9-38
9-39
9-41
9-42
9-42
9-43
9-44
9-45
9-46
9-47
9-49
9-50
9-54
9-54
9-57
9-59
9-62
9-63
xxi

Related parts for MC68030RC25C