ADV601LCJST Analog Devices Inc, ADV601LCJST Datasheet - Page 40

no-image

ADV601LCJST

Manufacturer Part Number
ADV601LCJST
Description
IC CODEC VIDEO DSP/SRL 120LQFP
Manufacturer
Analog Devices Inc
Type
Video Codecr
Datasheet

Specifications of ADV601LCJST

Rohs Status
RoHS non-compliant
Data Interface
DSP, Serial
Resolution (bits)
8 b
Sigma Delta
No
Voltage - Supply, Analog
4.5 V ~ 5.5 V
Voltage - Supply, Digital
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
120-LQFP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV601LCJST
Manufacturer:
AD
Quantity:
1 831
Part Number:
ADV601LCJST
Manufacturer:
AD
Quantity:
1 045
Part Number:
ADV601LCJST
Manufacturer:
ST
0
Part Number:
ADV601LCJSTZ
Manufacturer:
ADI
Quantity:
200
Part Number:
ADV601LCJSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADV601LCJSTZRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADV601LC
Host Interface (Compressed Data) Register Timing
The diagrams in this section show transfer timing for host read and write transfers to the ADV601LC’s Compressed Data register.
Accesses to the Compressed Data register are faster than access timing for the Indirect Address, Indirect Register Data, and Interrupt
Mask/Status registers. For information on access timing for the other registers, see the Host Interface (Indirect Address, Indirect
Register Data, and Interrupt Mask/Status) Register Timing section. Also note that as long as your system observes the RD or WR
signal assertion timing, your system does NOT have to wait for the ACK signal between new compressed data addresses.
Parameter
t
t
t
t
t
t
t
t
t
RD_CD_RDC
RD_CD_PWA
RD_CD_PWD
ADR_CD_RDS
ADR_CD_RDH
DATA_CD_RDD
DATA_CD_RDOH
ACK_CD_RDD
ACK_CD_RDOH
(I) ADR, BE, CS
(O) DATA
(O) ACK
(I) RD
Description
RD Signal, Compressed Data Direct Register, Read Cycle Time
RD Signal, Compressed Data Direct Register, Pulsewidth Asserted
RD Signal, Compressed Data Direct Register, Pulsewidth Deasserted
ADR Bus, Compressed Data Direct Register, Read Setup
ADR Bus, Compressed Data Direct Register, Read Hold (at 27 MHz VCLK)
DATA Bus, Compressed Data Direct Register, Read Delay
DATA Bus, Compressed Data Direct Register, Read Output Hold
ACK Signal, Compressed Data Direct Register, Read Delay
ACK Signal, Compressed Data Direct Register, Read Output Hold
Table XXIX. Host (Compressed Data) Read Timing Parameters
Figure 30. Host (Compressed Data) Read Transfer Timing
t
ADR_CD_RDS
t
RD_CD_PWA
VALID
VALID
t
RD_CD_RDC
t
ACK_CD_RDOH
–40–
t
t
t
DATA_CD_RDOH
RD_CD_PWD
ADR_CD_RDH
t
VALID
DATA_CD_RDD
t
ACK_CD_RDD
VALID
Min
28
10
10
2
2
N/A
18
N/A
9
Max
N/A
N/A
N/A
N/A
N/A
10
N/A
18
N/A
REV. 0
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADV601LCJST