NAND512W3A2DN6E Micron Technology Inc, NAND512W3A2DN6E Datasheet - Page 11

no-image

NAND512W3A2DN6E

Manufacturer Part Number
NAND512W3A2DN6E
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of NAND512W3A2DN6E

Cell Type
NAND
Density
512Mb
Access Time (max)
12us
Interface Type
Parallel
Boot Type
Not Required
Address Bus
26b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
TSOP
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
64M
Supply Current
30mA
Mounting
Surface Mount
Pin Count
48
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NAND512W3A2DN6E
Manufacturer:
ST
Quantity:
11 310
Part Number:
NAND512W3A2DN6E
Manufacturer:
STM
Quantity:
516
Part Number:
NAND512W3A2DN6E
Manufacturer:
ST
Quantity:
8 000
Part Number:
NAND512W3A2DN6E
Manufacturer:
ST
Quantity:
20 000
NAND512xxA2D, NAND01GxxA2C
2
Memory array organization
The memory array is made up of NAND structures where 16 cells are connected in series.
The memory array is organized in blocks where each block contains 32 pages. The array is
split into two areas, the main area and the spare area. The main area of the array is used to
store data whereas the spare area is typically used to store error correction codes, software
flags or bad block identification.
In x8 devices the pages are split into a main area with two half pages of 256 bytes each and
a spare area of 16 bytes. In the x16 devices the pages are split into a 256-word main area
and an 8-word spare area. Refer to
Bad blocks
The NAND flash 528-byte/264-word page devices may contain bad blocks, that is blocks
that contain one or more invalid bits whose reliability is not guaranteed. Additional bad
blocks may develop during the lifetime of the device.
The bad block information is written prior to shipping (refer to
management
Table 4
include both the bad blocks that are present when the device is shipped and the bad blocks
that could develop later on.
These blocks need to be managed using bad blocks management, block replacement or
error correction codes (refer to
Table 4.
shows the minimum number of valid blocks in each device. The values shown
Density of device
Valid blocks
512 Mbits
for more details).
1 Gbit
Section 7: Software
Figure 5: Memory array
4016
8032
Min
algorithms).
organization.
Section 7.1: Bad block
Memory array organization
4096
8192
Max
11/53

Related parts for NAND512W3A2DN6E