M24C08-RMC6TG STMicroelectronics, M24C08-RMC6TG Datasheet - Page 12

no-image

M24C08-RMC6TG

Manufacturer Part Number
M24C08-RMC6TG
Description
8KBIT SERIAL I2C BUS EEPROM
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24C08-RMC6TG

Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C08-RMC6TG
Manufacturer:
STM
Quantity:
60
Part Number:
M24C08-RMC6TG
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M24C08-RMC6TG
Quantity:
1 500
Device operation
3.5
12/38
Memory addressing
To start communication between the bus master and the slave device, the bus master must
initiate a Start condition. Following this, the bus master sends the device select code, shown
in
The device select code consists of a 4-bit Device Type Identifier, and a 3-bit Chip Enable
“Address” (E2, E1, E0). To address the memory array, the 4-bit Device Type Identifier is
1010b.
Each device is given a unique 3-bit code on the Chip Enable (E0, E1, E2) inputs. When the
device select code is received, the device only responds if the Chip Enable Address is the
same as the value on the Chip Enable (E0, E1, E2) inputs. However, those devices with
larger memory capacities (the M24C16, M24C08 and M24C04) need more address bits. E0
is not available for use on devices that need to use address line A8; E1 is not available for
devices that need to use address line A9, and E2 is not available for devices that need to
use address line A10 (see
up to eight M24C02 (or M24C01), four M24C04, two M24C08 or one M24C16 devices can
be connected to one I²C bus. In each case, and in the hybrid cases, this gives a total
memory capacity of 16 Kbits, 2 KBytes (except where M24C01 devices are used).
The 8
If a match occurs on the device select code, the corresponding device gives an
acknowledgment on Serial Data (SDA) during the 9
the device select code, it deselects itself from the bus, and goes into Standby mode.
Table 4.
1. X =
Current Address Read
Random Address Read
Sequential Read
Byte Write
Page Write
Table 3
th
V
IH
bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations.
or V
Mode
(on Serial Data (SDA), most significant bit first).
IL
Operating modes
.
RW bit
Figure 2
1
0
1
1
0
0
Doc ID 5067 Rev 17
and
WC
V
V
X
X
X
X
IL
IL
(1)
Table 3
M24C16, M24C08, M24C04, M24C02, M24C01
Bytes
for details). Using the E0, E1 and E2 inputs,
1
1
1
16
1
th
bit time. If the device does not match
Start, Device Select, RW = 1
Start, Device Select, RW = 0, Address
reStart, Device Select, RW = 1
Similar to Current or Random Address
Read
Start, Device Select, RW = 0
Start, Device Select, RW = 0
Initial sequence

Related parts for M24C08-RMC6TG