JS28F128P30T85 Micron Technology Inc, JS28F128P30T85 Datasheet - Page 44

no-image

JS28F128P30T85

Manufacturer Part Number
JS28F128P30T85
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of JS28F128P30T85

Cell Type
NOR
Density
128Mb
Access Time (max)
85/17ns
Interface Type
Parallel/Serial
Boot Type
Top
Address Bus
23b
Operating Supply Voltage (typ)
1.8V
Operating Temp Range
-40C to 85C
Package Type
TSOP
Program/erase Volt (typ)
1.7 to 2/8.5 to 9.5V
Sync/async
Async/Sync
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
1.7V
Operating Supply Voltage (max)
2V
Word Size
16b
Number Of Words
8M
Supply Current
28mA
Mounting
Surface Mount
Pin Count
56
Lead Free Status / Rohs Status
Compliant
Figure 14: Example Latency Count Setting using Code 3
11.2.3
11.2.3.1
Table 21: WAIT Functionality Table (Sheet 1 of 2)
Datasheet
44
CE# = ‘1’, OE# = ‘X’ or CE# = ‘0’, OE# = ‘1’
CE# =’0’, OE# = ‘0’
Synchronous Array Reads
Synchronous Non-Array Reads
A[MAX:0]
D[15:0]
ADV#
CLK
CE#
WAIT Polarity
The WAIT Polarity bit (WP), RCR[10] determines the asserted level (V
WAIT. When WP is set, WAIT is asserted high (default). When WP is cleared, WAIT is
asserted low. WAIT changes state on valid clock edges during active bus cycles (CE#
asserted, OE# asserted, RST# deasserted).
WAIT Signal Function
The WAIT signal indicates data valid when the device is operating in synchronous mode
(RCR[15]=0). The WAIT signal is only “deasserted” when data is valid on the bus.
When the device is operating in synchronous non-array read mode, such as read
status, read ID, or read CFI. The WAIT signal is also “deasserted” when data is valid on
the bus.
WAIT behavior during synchronous non-array reads at the end of word line works
correctly only on the first data access.
When the device is operating in asynchronous page mode, asynchronous single word
read mode, and all write operations, WAIT is set to a deasserted state as determined
by RCR[10]. See
page
60, and
Condition
Figure 23, “Asynchronous Page-Mode Read Timing” on page
Figure 22, “Asynchronous Single-Word Read (ADV# Latch)” on
0
Code 3
1
High-Z
R103
Address
High-Z
Active
Active
Active
2
WAIT
3
t
Data
Data
4
OH
or V
61.
OL
August 2008
306666-12
) of
Notes
1
1
1
1
P30

Related parts for JS28F128P30T85