XC3164A-4PC84C Xilinx Inc, XC3164A-4PC84C Datasheet - Page 26

no-image

XC3164A-4PC84C

Manufacturer Part Number
XC3164A-4PC84C
Description
FPGA XC3100A Family 4.5K Gates 224 Cells 227MHz CMOS Technology 5V 84-Pin PLCC
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC3164A-4PC84C

Package
84PLCC
Family Name
XC3100A
Device Logic Units
224
Device System Gates
4500
Number Of Registers
688
Maximum Internal Frequency
227 MHz
Typical Operating Supply Voltage
5 V
Maximum Number Of User I/os
70
Ram Bits
46064
Re-programmability Support
Yes
Dc
97+

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3164A-4PC84C
Manufacturer:
XILINX
Quantity:
32
Part Number:
XC3164A-4PC84C
Manufacturer:
XILINX
0
XC3000 Series Field Programmable Gate Arrays
Notes: 1. At power-up, V
This timing diagram shows that the EPROM requirements are extremely relaxed:
EPROM access time can be longer than 4000 ns. EPROM data output has no hold time requirements.
Figure 26: Master Parallel Mode Programming Switching Characteristics
7-28
(output)
(output)
(output)
(output)
A0-A15
D0-D7
DOUT
RCLK
CCLK
RCLK
2. Configuration can be controlled by holding RESET Low with or until after the INIT of all daisy-chain slave-mode devices is
holding RESET Low until VCC has reached 4.0 V (2.5 V for the XC3000L). A very long V
non-monotonically rising V
after V
High.
CC
To address valid
To data setup
To data hold
RCLK High
RCLK Low
has reached 4.0 V (2.5 V for the XC3000L).
CC
must rise from 2.0 V to V
Description
CC
may require a >6- s High level on RESET, followed by a >6- s Low level on RESET and D/P
CC
min in less than 25 ms. If this is not possible, configuration can be delayed by
Address for Byte n
7 CCLKs
1
2
3
2 T
Byte
Symbol
DRC
T
T
T
T
T
DRC
RCD
RCH
RAC
RCL
Byte n - 1
D6
CC
Address for Byte n + 1
1 T
Min
600
4.0
November 9, 1998 (Version 3.1)
3 T
60
rise time of >100 ms, or a
0
0
CCLK
RAC
RCD
Max
200
D7
Units
X5380
ns
ns
ns
ns
s
R

Related parts for XC3164A-4PC84C