AT32UC3B0256 Atmel Corporation, AT32UC3B0256 Datasheet - Page 589

no-image

AT32UC3B0256

Manufacturer Part Number
AT32UC3B0256
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3B0256

Flash (kbytes)
256 Kbytes
Pin Count
64
Max. Operating Frequency
60 MHz
Cpu
32-bit AVR
# Of Touch Channels
32
Hardware Qtouch Acquisition
No
Max I/o Pins
44
Ext Interrupts
44
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
4
Twi (i2c)
1
Uart
3
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0-3.6 or (1.65-1.95+3.0-3.6)
Operating Voltage (vcc)
3.0-3.6 or (1.65-1.95+3.0-3.6)
Fpu
No
Mpu / Mmu
Yes / No
Timers
10
Output Compare Channels
16
Input Capture Channels
6
Pwm Channels
13
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3B0256-A2UR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3B0256-A2UT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3B0256-A2UT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
AT32UC3B0256-U
Manufacturer:
ATMEL
Quantity:
543
Part Number:
AT32UC3B0256-U
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
AT32UC3B0256-Z2UT
Manufacturer:
ATMEL
Quantity:
444
27.4.11.5
27.4.11.6
32059L–AVR32–01/2012
Error Reporting
Protected Reporting
The Service Access Bus may not be able to complete all accesses as requested. This may be
because the address is invalid, the addressed area is read-only or cannot handle byte/halfword
accesses, or because the chip is set in a protected mode where only limited accesses are
allowed.
The error bit is updated when an access completes, and is cleared when a new access starts.
What to do if the error bit is set:
A protected status may be reported during Shift-IR or Shift-DR. This indicates that the security
bit in the Flash Controller is set and that the chip is locked for access, according to
27.5.1.
The protected state is reported when:
What to do if the protected bit is set:
• During Shift-DR of read data: The read data is invalid. The SAB stays in data mode. Repeat
• During Shift-DR of write data: The write data is ignored. The SAB stays in data mode. Repeat
• During Shift-IR: The new instruction is selected. The last operation performed using the old
• During Shift-DR of an address: The previous operation failed. The new address is accepted.
• During Shift-DR of read data: The read operation failed, and the read data is invalid.
• During Shift-DR of write data: The previous write operation failed. The new data is accepted
• While polling with CANCEL_ACCESS: The previous access was cancelled. It may or may
• After power-up: The error bit is set after power up, but there has been no previous SAB
• The Flash Controller is under reset. This can be due to the AVR_RESET command or the
• The Flash Controller has not read the security bit from the flash yet (This will take a a few
• The security bit in the Flash Controller is set.
• Release all active AVR_RESET domains, if any.
• Release the RESET_N line.
• Wait a few ms for the security bit to clear. It can be set temporarily due to a reset.
• Perform a CHIP_ERASE to clear the security bit. NOTE : This will erase all the contents of the
scanning until the busy bit clears.
scanning until the busy bit clears.
instruction did not complete successfully.
If the read bit is set, a read operation is started.
and a write operation started. This should only occur during block writes or stream writes. No
error can occur between scanning a write address and the following write data.
not have actually completed.
instruction so this error can be discarded.
RESET_N line.
ms). Happens after the Flash Controller reset has been released.
non-volatile memory.
Section
589

Related parts for AT32UC3B0256