AT89C51ID2 Atmel Corporation, AT89C51ID2 Datasheet - Page 18

no-image

AT89C51ID2

Manufacturer Part Number
AT89C51ID2
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT89C51ID2

Flash (kbytes)
64 Kbytes
Max. Operating Frequency
60 MHz
Cpu
8051-12C
Max I/o Pins
32
Spi
1
Twi (i2c)
1
Uart
1
Sram (kbytes)
2
Eeprom (bytes)
2048
Self Program Memory
API
Operating Voltage (vcc)
2.7 to 5.5
Timers
4
Isp
UART
Watchdog
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C51ID2-IM
Manufacturer:
ATMEL
Quantity:
3 233
Part Number:
AT89C51ID2-RLRIM
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89C51ID2-RLRUM
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89C51ID2-RLTIM
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89C51ID2-RLTUM
Manufacturer:
ATMEL
Quantity:
13 937
Part Number:
AT89C51ID2-RLTUM
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89C51ID2-SLRIM
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89C51ID2-SLSIM
Manufacturer:
ATMEL
Quantity:
5 510
Part Number:
AT89C51ID2-SLSIM
Manufacturer:
TI
Quantity:
5 510
Part Number:
AT89C51ID2-SLSUM
Manufacturer:
BROADCOM
Quantity:
2 000
Company:
Part Number:
AT89C51ID2-SLSUM
Quantity:
5 400
Idle Modes
Power Down Modes
4289C–8051–11/05
Table 20. Overview
PCON.1 PCON.0
X
X
X
0
0
0
0
0
IDLE modes are achieved by using any instruction that writes into PCON.0 bit (IDL)
IDLE modes A and B depend on previous software sequence, prior to writing into
PCON.0 bit:
IDLE MODE A: OscA is running (OscAEn = 1) and selected (CKS = 1)
IDLE MODE B: OscB is running (OscBEn = 1) and selected (CKS = 0)
The unused oscillator OscA or OscB can be stopped by software by clearing
OscAEn or OscBEn respectively.
IDLE mode can be canceled either by Reset, or by activation of any enabled
interruption
In both cases, PCON.0 bit (IDL) is cleared by hardware
Exit from IDLE modes will leave Oscillators control bits (OscEnA, OscEnB, CKS)
unchanged.
POWER DOWN modes are achieved by using any instruction that writes into
PCON.1 bit (PD)
POWER DOWN modes A and B depend on previous software sequence, prior to
writing into PCON.1 bit:
Both OscA and OscB will be stopped.
POWER DOWN mode can be cancelled either by a hardware Reset, an external
interruption, or the keyboard interrupt.
By Reset signal: The CPU will restart according to OSC bit in Hardware Security Bit
(HSB) register.
By INT0 or INT1 interruption, if enabled: (standard behavioral), request on Pads
must be driven low enough to ensure correct restart of the oscillator which was
selected when entering in Power down.
By keyboard Interrupt if enabled: a hardware clear of the PCON.1 flag ensure the
restart of the oscillator which was selected when entering in Power down.
X
X
X
0
0
0
0
1
OscBEn OscAEn
0
1
1
1
0
X
0
X
X
1
1
0
1
0
0
1
CKS
X
1
1
0
0
1
0
1
NORMAL MODE
A, OscB stopped
NORMAL MODE
A, OscB running
NORMAL MODE
B, OscA stopped
NORMAL MODE
B, OscA running
INVALID
INVALID
INVALID
IDLE MODE A
Selected Mode
Default mode after power-up or
Warm Reset
Default mode after power-up or
Warm Reset + OscB running
OscB running and selected
OscB running and selected +
OscA running
OscA & OscB cannot be stopped
at the same time
OscA must not be stopped, as
used for CPU and peripherals
OscB must not be stopped as
used for CPU and peripherals
The CPU is off, OscA supplies the
peripherals, OscB can be disabled
(OscBEn = 0)
AT89C51ID2
Comment
18

Related parts for AT89C51ID2