AD7693 Analog Devices, AD7693 Datasheet - Page 21

no-image

AD7693

Manufacturer Part Number
AD7693
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD7693

Resolution (bits)
16bit
# Chan
1
Sample Rate
500kSPS
Interface
Ser,SPI
Analog Input Type
Diff-Uni
Ain Range
(2Vref) p-p,Bip (Vref) x 2
Adc Architecture
SAR
Pkg Type
CSP,SOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7693BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7693BCPZRL
Manufacturer:
ST
Quantity:
2 000
Part Number:
AD7693BRMZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7693BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7693BRMZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7693BRMZ-RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7693BRMZRL7
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7693BRMZRL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
CHAIN MODE WITHOUT BUSY INDICATOR
This mode can be used to daisy-chain multiple AD7693s on
a 3-wire serial interface. This feature is useful for reducing
component count and wiring connections, for example, in
isolated multiconverter applications or for systems with a
limited interfacing capacity. Data readback is analogous to
clocking a shift register.
A connection diagram example using two AD7693s is shown in
Figure 42, and the corresponding timing is given in Figure 43.
When SDI and CNV are low, SDO is driven low. With SCK low,
a rising edge on CNV initiates a conversion, selects the chain
mode, and disables the busy indicator. In this mode, CNV is
held high during the conversion phase and the subsequent data
SDO
ACQUISITION
SDI
A
t
= SDI
HSCKCNV
CNV
SCK
SDO
A
= 0
B
B
CONVERSION
t
SSCKCNV
t
CONV
t
EN
SDI
t
t
HSDO
DSDO
AD7693
Figure 43. Chain Mode Without Busy Indicator Serial Interface Timing
Figure 42. Chain Mode Without Busy Indicator Connection Diagram
CNV
SCK
A
D
D
1
A
B
15
15
t
SSDISCK
SDO
D
D
2
A
B
14
14
D
D
3
A
B
13
13
Rev. A | Page 21 of 24
t
SCKL
SDI
t
HSDISCK
14
AD7693
CNV
SCK
B
t
D
D
15
CYC
A
B
readback. When the conversion is complete, the MSB is output
onto SDO and the AD7693 enters the acquisition phase and
powers down. The remaining data bits stored in the internal
shift register are clocked by subsequent SCK falling edges. For
each ADC, SDI feeds the input of the internal shift register and
is clocked by the SCK falling edge. Each ADC in the chain
outputs its data MSB first, and 16 × N clocks are required to
read back the N ADCs. The data is valid on both SCK edges.
Although the rising edge can be used to capture the data, a
digital host using the SCK falling edge will allow a faster
reading rate and consequently more AD7693s in the chain,
provided the digital host has an acceptable hold time. The
maximum conversion rate can be reduced due to the total
readback time.
1
1
ACQUISITION
t
SDO
SCK
t
t
SCKH
D
D
ACQ
16
A
B
0
0
D
17
A
15
CONVERT
DATA IN
CLK
D
DIGITAL HOST
18
A
14
30
D
31
A
1
D
32
A
0
AD7693

Related parts for AD7693