AD7690 Analog Devices, AD7690 Datasheet - Page 18

no-image

AD7690

Manufacturer Part Number
AD7690
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD7690

Resolution (bits)
18bit
# Chan
1
Sample Rate
400kSPS
Interface
Ser,SPI
Analog Input Type
Diff-Uni
Ain Range
(2Vref) p-p
Adc Architecture
SAR
Pkg Type
CSP,SOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7690ASD/MP7690ASD
Quantity:
20
Part Number:
AD7690BRMZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7690BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7690BRMZ-RL7
Manufacturer:
VICOR
Quantity:
104
Part Number:
AD7690BRMZ-RL7
Manufacturer:
ADI
Quantity:
1 000
AD7690
CS MODE, 3-WIRE WITH BUSY INDICATOR
This mode is usually used when a single AD7690 is connected
to an SPI-compatible digital host having an interrupt input.
The connection diagram is shown in Figure 36, and the
corresponding timing is given in Figure 37.
With SDI tied to VIO, a rising edge on CNV initiates a
conversion, selects the CS mode, and forces SDO to high
impedance. SDO is maintained in high impedance until the
completion of the conversion irrespective of the state of CNV.
Prior to the minimum conversion time, CNV can be used to
select other SPI devices, such as analog multiplexers, but CNV
must be returned low before the minimum conversion time
elapses and then held low for the maximum possible conversion
time to guarantee the generation of the busy signal indicator.
When the conversion is complete, SDO goes from high
ACQUISITION
SDI = 1
SDO
CNV
SCK
t
CNVH
CONVERSION
Figure 37. 3-Wire CS Mode with Busy Indicator Serial Interface Timing (SDI High)
t
CONV
VIO
SDI
Figure 36. 3-Wire CS Mode with Busy Indicator
AD7690
CNV
SCK
Connection Diagram (SDI High)
1
Rev. B | Page 18 of 24
t
SDO
HSDO
D17
2
t
CYC
VIO
ACQUISITION
47kΩ
impedance to low impedance. With a pull-up on the SDO line,
this transition can be used as an interrupt signal to initiate the
data reading controlled by the digital host. The AD7690 then
enters the acquisition phase and powers down. The data bits are
clocked out, MSB first, by subsequent SCK falling edges. The
data is valid on both SCK edges. Although the rising edge can
be used to capture the data, a digital host using the SCK falling
edge allows a faster reading rate, provided it has an acceptable
hold time. After the optional 19
CNV goes high (whichever occurs first), SDO returns to high
impedance.
If multiple AD7690s are selected at the same time, the SDO
output pin handles this contention without damage or induced
latch-up. Meanwhile, it is recommended to keep this contention
as short as possible to limit extra power dissipation.
D16
t
3
ACQ
t
DSDO
CONVERT
DATA IN
IRQ
CLK
DIGITAL HOST
t
SCKL
t
SCKH
17
t
SCK
18
D1
19
D0
th
SCK falling edge or when
t
DIS

Related parts for AD7690