AD7492 Analog Devices, AD7492 Datasheet - Page 18

no-image

AD7492

Manufacturer Part Number
AD7492
Description
1MSPS, 4mW Internal Ref & Clk, 12-Bit Parallel ADC
Manufacturer
Analog Devices
Datasheet

Specifications of AD7492

Resolution (bits)
12bit
# Chan
1
Sample Rate
1MSPS
Interface
Par
Analog Input Type
SE-Uni
Ain Range
Uni 2.5V
Adc Architecture
SAR
Pkg Type
SOIC,SOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7492ARUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7492ARUZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7492ARZ
Manufacturer:
Analog Devices Inc
Quantity:
135
Part Number:
AD7492ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7492BR-1.1
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7492
GROUNDING AND LAYOUT
The analog and digital power supplies are independent and
separately pinned out to minimize coupling between analog and
digital sections within the device. To complement the excellent
noise performance of the AD7492, it is imperative that care be
given to the PCB layout. Figure 28 shows a recommended
connection diagram for the AD7492.
All of the AD7492 ground pins should be soldered directly to a
ground plane to minimize series inductance. The AV
DV
analog and digital ground planes. The REF OUT pin should be
decoupled to the analog ground plane with a minimum
capacitor value of 100 nF. This capacitor helps to stabilize the
internal reference circuit. The large value capacitors decouple
low frequency noise to analog ground, the small value
capacitors decouple high frequency noise to digital ground. All
digital circuitry power pins should be decoupled to the digital
ground plane. The use of ground planes can physically separate
sensitive analog components from the noisy digital system. The
two ground planes should be joined in only one place and
should not overlap so as to minimize capacitive coupling
between them. If the AD7492 is in a system where multiple
devices require AGND-to-DGND connections, the connection
should still be made at one point only, a star ground point,
established as close as possible to the AD7492.
Noise can be minimized by applying the following simple rules
to the PCB layout:
• Analog signals should be kept away from digital signals.
• Fast switching signals like clocks should be shielded with
• Avoid running digital lines under the device as this couples
• The power supply lines to the AD7492 should use as large a
2.5V
digital ground to avoid radiating noise to other sections of
the board and clock signals should never be run near the
analog inputs.
noise onto the die.
trace as possible to provide a low impedance path and reduce
the effects of glitches on the power supply line.
DD
pin, and V
1nF
100nF
+
+
10µF
10µF
1nF
Figure 28. Typical Decoupling Circuit
DRIVE
+
pin should be decoupled to both the
DV
AGND
DGND
V
REF OUT
DRIVE
DD
AV
AD7492
DD
0.1µF
47µF
+
DD
ANALOG
SUPPLY
5V
pin,
Rev. A | Page 18 of 24
• Avoid crossover of digital and analog signals and place
Noise to the analog power line can be further reduced by use of
multiple decoupling capacitors as shown in Figure 28.
Decoupling capacitors should be placed directly at the power
inlet to the PCB and also as close as possible to the power pins
of the AD7492. The same decoupling method should be used
on other ICs on the PCB, with the capacitor leads as short as
possible to minimize lead inductance.
POWER SUPPLIES
Separate power supplies for AV
necessary, DV
digital supply (DV
by more than 0.3 V in normal operation.
MICROPROCESSOR INTERFACING
ADSP-2185 to AD7492 Interface
Figure 29 shows a typical interface between the AD7492 and the
ADSP-2185. The ADSP-2185 processor can be used in one of
two memory modes, full memory mode and host mode. The
Mode C pin determines in which mode the processor works.
The interface in Figure 29 is set up to have the processor
working in full memory mode, allowing full external addressing
capabilities.
When the AD7492 has finished converting, the BUSY line
requests an interrupt through the IRQ2 pin. The IRQ2 interrupt
has to be set up in the interrupt control register as edge-
sensitive. The data memory select (DMS) pin latches in the
address of the ADC into the address decoder. The read
operation is started.
traces that are on opposite sides of the board at right angles
to each other.
ADSP-2185
A0 TO A15
D0 TO D23
MODE C
IRQ2
DMS
DD
1
1
RD
Figure 29. ADSP-2185 to AD7492 Interface
ADDITIONAL PINS OMITTED FOR CLARITY.
can share its power connection to AV
100kΩ
DD
) must not exceed the analog supply (AV
ADDRESS BUS
DECODER
ADDRESS
DATA BUS
DD
and DV
DD
are desirable, but if
CS
BUSY
RD
DB0 TO DB9
(DB11)
OPTIONAL
AD7492
CONVST
DD
. The
DD
)

Related parts for AD7492