HM-65162 Intersil Corporation, HM-65162 Datasheet

no-image

HM-65162

Manufacturer Part Number
HM-65162
Description
2kx8 Asynchronous Cmos Static Ram
Manufacturer
Intersil Corporation
Datasheet
March 1997
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
Copyright © Intersil Americas Inc. 2002. All Rights Reserved
Features
• This Circuit is Processed in Accordance to MIL-STD-
• Fast Access Time . . . . . . . . . . . . . . . . . . . 70/90ns Max
• Low Standby Current. . . . . . . . . . . . . . . . . . . . 50µA Max
• Low Operating Current . . . . . . . . . . . . . . . . . 70mA Max
• Data Retention at 2.0V . . . . . . . . . . . . . . . . . . . 20µA Max
• TTL Compatible Inputs and Outputs
• JEDEC Approved Pinout (2716, 6116 Type)
• No Clocks or Strobes Required
• Wide Temperature Range . . . . . . . . . . -55
• Equal Cycle and Access Time
• Single 5V Supply
• Gated Inputs
Ordering Information
Pinouts
HM1-65162B/883
HM4-65162B/883
GND
DQ0
DQ1
DQ2
883 and is Fully Conformant Under the Provisions of
Paragraph 1.2.1.
- No Pull-Up or Pull-Down Resistors Required
A7
A6
A5
A4
A3
A2
A1
A0
70ns/20µA
HM-65162/883 (CERDIP)
10
11
12
1
2
3
4
5
6
7
8
9
TOP VIEW
HM1-65162/883
HM4-65162/883
|
Intersil (and design) is a trademark of Intersil Americas Inc.
TM
24
23
22
21
20
19
18
17
16
15
14
13
90ns/40µA
VCC
A8
A9
W
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
DQ0
NC
A6
A5
A4
A3
A2
A1
A0
HM1-65162C/883
10
11
12
13
5
6
7
8
9
90ns/300µA
14 15
o
4
C to +125
HM-65162/883 (CLCC)
3
-
TOP VIEW
16
2
HM-65162/883
17 18
o
1
C
188
32 31
Description
The HM-65162/883 is a CMOS 2048 x 8 Static Random
Access Memory manufactured using the Intersil Advanced
SAJI V process. The device utilizes asynchronous circuit
design for fast cycle time and ease of use. The pinout is the
JEDEC 24 pin DIP, and 32 pad 8-bit wide standard which
allows easy memory board layouts flexible to accommodate
a variety of industry standard PROMs, RAMs, ROMs and
EPROMs. The HM-65162/883 is ideally suited for use in
microprocessor based systems with its 8-bit word length
organization. The convenient output enable also simplifies
the bus interface by allowing the data outputs to be con-
trolled independent of the chip enable. Gated inputs lower
operating current and also eliminate the need for pull-up or
pull-down resistors.
19
TEMP. RANGE
-55
-55
o
o
20
30
C to 125
C to 125
29
28
27
26
25
24
23
22
21
A8
A9
NC
W
G
A10
E
DQ7
DQ6
o
o
C
C
CERDIP
CLCC
DQ0 - DQ7
VSS/GND
A0 - A10
PACKAGE
VCC
PIN
NC
W
E
G
2K x 8 Asynchronous
CMOS Static RAM
No Connect
Address Input
Chip Enable/Power Down
Ground
Data In/Data Out
Power (+5V)
Write Enable
Output Enable
DESCRIPTION
F24.6
J32.A
PKG. NO.
FN3001.1

Related parts for HM-65162

HM-65162 Summary of contents

Page 1

... Copyright © Intersil Americas Inc. 2002. All Rights Reserved HM-65162/883 Description The HM-65162/883 is a CMOS 2048 x 8 Static Random Access Memory manufactured using the Intersil Advanced SAJI V process. The device utilizes asynchronous circuit design for fast cycle time and ease of use. The pinout is the ...

Page 2

... Functional Diagram ROW A4 ADDRESS A5 BUFFER HM-65162/883 128 X 128 ROW MEMORY ARRAY DECODER 128 128 COLUMN DECODER AND DATA INPUT / OUTPUT (X8 COLUMN ADDRESS BUFFER A10 189 DQ0 THRU 8 DQ7 ...

Page 3

... ICCEN VCC = 5.5V 0mA, Current E = 0.8V Data Retention ICCDR HM-65162B/883 0mA, Supply Current VCC = 2.0V VCC - 0.3V HM-65162/883 0mA, VCC = 2.0V VCC - 0.3V HM-65162C/883 0mA, VCC = 2.0V VCC - 0.3V Functional Test FT VCC = 4.5V (Note 3) NOTES: 1. All voltages referenced to device GND. 2. Input pulse levels: 0.8V to VCC - 2.0V; Input rise and fall times: 5ns (max); Input and output timing reference level: 1.5V; Output load: 1 TTL gate equivalent 50pF (min) - for CL greater than 50pF, access time by 0 ...

Page 4

... TABLE 2. HM-65162/883 AC ELECTRICAL PERFORMANCE SPECIFICATIONS Device Guaranteed and 100% Tested. (NOTES 1, 2) PARAMETER SYMBOL CONDITIONS Read/Write/ (1) TAVAX VCC = 4.5V Cycle Time and 5.5V Address (2) TAVQV VCC = 4.5V Access Time and 5.5V Chip Enable (3) TELQV VCC = 4.5V Access Time and 5.5V Output Enable (5) TGLQV VCC = 4.5V Access Time and 5.5V ...

Page 5

... TABLE 3. HM-65162/883 ELECTRICAL PERFORMANCE SPECIFICATIONS, AC AND DC PARAMETER SYMBOL CONDITIONS Input CIN VCC = Open, Capacitance F = 1MHz, All Measurements Referenced To Device Ground I/O CI/O VCC = Open, Capacitance F = 1MHz, All Measurements Referenced To Device Ground Chip Enable to (4) TELQX VCC = 4.5V and Output ON 5.5V Output Enable (6) TGLQX VCC = 4.5V and to Output ON 5 ...

Page 6

... To write, addresses must be stable, E low and W falling low for a period no shorter than TWLWH. Data in is referenced with the rising edge of W, (TDVWH and TWHDX). While addresses are changing, W must be high. When W falls low, the I/O pins are still in the output state for a period of TWLQZ HM-65162/883 (1) TAVAX (2) TAVQV (5) TGLQV (3) TELQV ...

Page 7

... The following rules ensure data retention: 1. Chip Enable (E) must be held high during data retention; within VCC -0.3V to VCC +0.3V RAMs which have selects or output enables (e.g., S, G), one of the selects or output enables should be held in the deselected V CC 4.5V E HM-65162/883 (10) TAVAX (22) TAVWH (14) (11) TELWH TWHAX (12) TAVWL (13) TWLWH TGHQZ (15) ...

Page 8

... F2 F2 DQ4 F2 DQ3 F2 NOTES: All resistors 47kW ±5 100kHz ±10 ÷ ÷ ÷ F13 = F12 ÷ 2. VCC = 5.5V ±0.5V. VIH = 4.5V ±10%. VIL = -0.2V to +0.4V 0.01µF Min. 195 IOL HM-65162/883 CLCC TOP VIEW ...

Page 9

... No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com HM-65162/883 GLASSIVATION: Type: SiO Thickness: 8k WORST CASE CURRENT DENSITY HM-65162/883 VCC A8 196 2 ±1k Å ...

Related keywords