mt48lc16m16a2 Micron Semiconductor Products, mt48lc16m16a2 Datasheet - Page 14

no-image

mt48lc16m16a2

Manufacturer Part Number
mt48lc16m16a2
Description
256mb X4, X8, X16 Sdram
Manufacturer
Micron Semiconductor Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48LC16M16A2
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
mt48lc16m16a2-6A
Manufacturer:
N/A
Quantity:
20 000
Part Number:
mt48lc16m16a2-75D
Manufacturer:
MICRON
Quantity:
5 530
Part Number:
mt48lc16m16a2-75D
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
mt48lc16m16a2-75IT
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
mt48lc16m16a2-7EC
Manufacturer:
MICRON
Quantity:
415
Part Number:
mt48lc16m16a2-7ED
Manufacturer:
XILINX
Quantity:
201
Part Number:
mt48lc16m16a2B4-6A AAT:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt48lc16m16a2B4-6A IT:G
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
mt48lc16m16a2B4-6A XIT:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt48lc16m16a2B4-6A:G
Manufacturer:
MICRON
Quantity:
735
Part Number:
mt48lc16m16a2B4-6A:GTR
Manufacturer:
MICRON
Quantity:
1 000
Part Number:
mt48lc16m16a2B4-6AIT:G
0
CAS Latency
tween the registration of a READ command and the
availability of the first piece of output data. The la-
tency can be set to two or three clocks.
and the latency is m clocks, the data will be available by
clock edge n + m. The DQs will start driving as a result of
the clock edge one cycle earlier (n + m - 1), and provided
that the relevant access times are met, the data will be
valid by clock edge n + m. For example, assuming that
the clock cycle time is such that all relevant access times
are met, if a READ command is registered at T0 and the
latency is programmed to two clocks, the DQs will start
driving after T1 and the data will be valid by T2, as
shown in Figure 2. Table 2 below indicates the operat-
ing frequencies at which each CAS latency setting can
be used.
operation or incompatibility with future versions may
result.
256Mb: x4, x8, x16 SDRAM
256MSDRAM_E.p65 – Rev. E; Pub. 3/02
COMMAND
COMMAND
The CAS latency is the delay, in clock cycles, be-
If a READ command is registered at clock edge n,
Reserved states should not be used as unknown
CLK
CLK
DQ
DQ
READ
READ
T0
T0
CAS Latency = 2
CAS Latency
Figure 2
NOP
NOP
T1
T1
t
t AC
LZ
CAS Latency = 3
T2
T2
NOP
NOP
t
t AC
LZ
D
t OH
OUT
T3
T3
NOP
D
t OH
OUT
DON’T CARE
UNDEFINED
T4
14
Operating Mode
M7 and M8 to zero; the other combinations of values for
M7 and M8 are reserved for future use and/or test
modes. The programmed burst length applies to both
READ and WRITE bursts.
because unknown operation or incompatibility with
future versions may result.
Write Burst Mode
M0-M2 applies to both READ and WRITE bursts; when
M9 = 1, the programmed burst length applies to READ
bursts, but write accesses are single-location (nonburst)
accesses.
SPEED
The normal operating mode is selected by setting
Test modes and reserved states should not be used
When M9 = 0, the burst length programmed via
-7E
-75
Micron Technology, Inc., reserves the right to change products or specifications without notice.
LATENCY = 2
ALLOWABLE OPERATING
CAS Latency
CAS
133
100
256Mb: x4, x8, x16
FREQUENCY (MHz)
Table 2
LATENCY = 3
©2002, Micron Technology, Inc.
SDRAM
CAS
143
133

Related parts for mt48lc16m16a2