pca9541bs/03 NXP Semiconductors, pca9541bs/03 Datasheet - Page 24

no-image

pca9541bs/03

Manufacturer Part Number
pca9541bs/03
Description
2-to-1 I2c Master Selector With Interrupt Logic And Reset
Manufacturer
NXP Semiconductors
Datasheet
NXP Semiconductors
PCA9541_5
Product data sheet
Fig 16. Write to the Control register and switch from Channel 1 to Channel 0 (bus recovery/initialization not
(1) We assume that a read of the Control register was done by MASTER 0 before this sequence and that 000x0101 was read
SDA_MST0
SCL_MST0
INT1
INT0
S
START condition
1 1 1 A3 A2 A1 A0 0
(MASTER 1 controlling the bus).
requested)
slave address
(1)
acknowledge
from slave
R/W
A
MASTER 1 has control of the bus
0 0 0 AI 0 0 0 1
command code register
increment
(between STOP and START) defined in the I
auto
and the interrupt is not masked (BUSINITMSK = 0)
if MASTER 1 was not idle at the switching moment
before sending commands to the downstream devices.
acknowledge
from slave
MASTER 0 must wait for the 'bus free time' value
Rev. 05 — 1 October 2007
2-to-1 I
A
0 0 0 0 0 1 0 0
if the interrupt is not masked
data Control register
BUSINIT
2
C-bus master selector with interrupt logic and reset
(BUSLOSTMSK = 0)
BUSON
acknowledge
2
MYBUS
C-bus specification
from slave
A
P
STOP
condition
After the STOP condition MASTER 1
is disconnected from the downstream
channel, and MASTER 0 is connected to
the downstream channel.
MASTER 0 has control of the bus
PCA9541
© NXP B.V. 2007. All rights reserved.
002aab610
24 of 43

Related parts for pca9541bs/03