mc68hc908as60 Freescale Semiconductor, Inc, mc68hc908as60 Datasheet - Page 362

no-image

mc68hc908as60

Manufacturer Part Number
mc68hc908as60
Description
Mc68hc908as60 Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908AS60
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MC68HC908AS60
Manufacturer:
MHS
Quantity:
5 510
Company:
Part Number:
mc68hc908as60ACFU
Quantity:
420
Part Number:
mc68hc908as60ACFV
Manufacturer:
MOTOROLA
Quantity:
1 000
Part Number:
mc68hc908as60AVFU
Manufacturer:
MOTOROLA
Quantity:
547
Part Number:
mc68hc908as60CFN
Manufacturer:
MOT
Quantity:
5 510
Part Number:
mc68hc908as60CFN
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc68hc908as60VFN
Manufacturer:
MOT
Quantity:
20 000
Byte Data Link Controller-Digital (BDLC-D)
21.7.3 BDLC Control Register 2
Technical Data
Address:
This register controls transmitter operations of the BDLC. It is
recommended that BSET and BCLR instructions be used to manipulate
data in this register to ensure that the register’s content does not change
inadvertently.
ALOOP — Analog Loopback Mode Bit
Reset:
Read:
Write:
This bit determines whether the J1850 bus will be driven by the
analog physical interface’s final drive stage. The programmer can use
this bit to reset the BDLC state machine to a known state after the
off-chip analog transceiver is placed in loopback mode. When the
user clears ALOOP, to indicate that the off-chip analog transceiver is
no longer in loopback mode, the BDLC waits for an EOF symbol
before attempting to transmit. Most transceivers have the ALOOP
feature available.
Freescale Semiconductor, Inc.
For More Information On This Product,
1 = Input to the analog physical interface’s final drive stage is
0 = The J1850 bus will be driven by the BDLC. After the bit is
Byte Data Link Controller-Digital (BDLC-D)
ALOOP
$003D
Bit 7
looped back to the BDLC receiver. The J1850 bus is not driven.
cleared, the BDLC requires the bus to be idle for a minimum of
end-of-frame symbol time (t
a minimum of inter-frame symbol time (t
transmission. See
Timings.
1
Figure 21-18. BDLC Control Register 2 (BCR2)
Go to: www.freescale.com
DLOOP
6
1
RX4XE
5
0
24.15 BDLC Receiver VPW Symbol
NBFS
4
0
TRV4
TEOD
) before message reception or
3
0
MC68HC908AS60 — Rev. 1.0
TSIFR
TRV6
2
0
) before message
TMIFR1
1
0
TMIFR0
Bit 0
0

Related parts for mc68hc908as60