isp1563 NXP Semiconductors, isp1563 Datasheet - Page 41

no-image

isp1563

Manufacturer Part Number
isp1563
Description
Hi-speed Universal Serial Bus Pci Host Controller
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isp1563BM
Manufacturer:
BROADCOM
Quantity:
9 240
Company:
Part Number:
isp1563BM
Quantity:
5
Part Number:
isp1563BMGA
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
isp1563BMGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
isp1563BMUM
Manufacturer:
NXP
Quantity:
670
Part Number:
isp1563BMUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
[1]
Table 50.
ISP1563_2
Product data sheet
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
31
30
29 to 7
6
5
4
3
2
1
0
Address: Content of the base address register + 0Ch
The reserved bits should always be written with the reset value.
HcInterruptStatus - Host Controller Interrupt Status register bit description
Symbol
reserved
OC
reserved
RHSC
FNO
UE
RD
SF
WDH
SO
11.1.5 HcInterruptEnable register
reserved
R/W
R/W
R/W
23
15
0
0
7
0
[1]
Each enable bit in the HcInterruptEnable register corresponds to an associated interrupt
bit in the HcInterruptStatus register. The HcInterruptEnable register is used to control
which events generate a hardware interrupt. A hardware interrupt is requested on the host
bus if the following conditions occur:
Description
-
Ownership Change: This bit is set by the Host Controller when HCD sets OCR (bit 3) in the
HcCommandStatus register. This event, when unmasked, will always immediately generate a
System Management Interrupt (SMI). This bit is forced to logic 0 when the SMI# pin is not
implemented.
-
Root Hub Status Change: This bit is set when the content of HcRhStatus or the content of any
of HcRhPortStatus[NumberofDownstreamPort] has changed.
Frame Number Overflow: This bit is set when the Most Significant Bit (MSB) of HcFmNumber
(bit 15) changes value, or after HccaFrameNumber is updated.
Unrecoverable Error: This bit is set when the Host Controller detects a system error not related
to USB. The Host Controller must not proceed with any processing nor signaling before the
system error is corrected. The HCD clears this bit after the Host Controller is reset.
Resume Detected: This bit is set when the Host Controller detects that a device on the USB is
asserting resume signaling. This bit is set by the transition from no resume signaling to resume
signaling. This bit is not set when the HCD sets the USBRESUME state.
Start-of-Frame: At the start of each frame, this bit is set by the Host Controller and an SOF
token is generated at the same time.
Write-back Done Head: This bit is immediately set after the Host Controller has written
HcDoneHead to HccaDoneHead. Further, updates of HccaDoneHead occur only after this bit is
cleared. The HCD must only clear this bit after it has saved the content of HccaDoneHead.
Scheduling Overrun: This bit is set when USB schedules for current frame overruns and after
the update of HccaFrameNumber. A scheduling overrun increments the SOC[1:0] field (bits 17 to
16 of HcCommandStatus).
RHSC
R/W
R/W
R/W
22
14
0
0
6
0
FNO
R/W
R/W
R/W
21
13
0
0
5
0
Rev. 02 — 15 March 2007
R/W
R/W
R/W
UE
20
12
0
0
4
0
reserved
reserved
[1]
[1]
R/W
R/W
R/W
RD
19
11
0
0
3
0
R/W
R/W
R/W
SF
18
10
0
0
2
0
HS USB PCI Host Controller
WDH
R/W
R/W
R/W
17
0
9
0
1
0
© NXP B.V. 2007. All rights reserved.
ISP1563
R/W
R/W
R/W
SO
41 of 102
16
0
8
0
0
0

Related parts for isp1563