xr17v258 Exar Corporation, xr17v258 Datasheet - Page 68

no-image

xr17v258

Manufacturer Part Number
xr17v258
Description
66mhz Pci Bus Octal Uart With Power Management Support
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr17v258IV
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr17v258IV-F
Manufacturer:
EXAR
Quantity:
295
Part Number:
xr17v258IV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr17v258IV-F
Manufacturer:
XILINX
0
Part Number:
xr17v258IV-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
xr17v258IVTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
XR17V258
66MHZ PCI BUS OCTAL UART WITH POWER MANAGEMENT SUPPORT
GENERAL DESCRIPTION ................................................................................................ 1
PIN DESCRIPTIONS ......................................................................................................... 3
FUNCTIONAL DESCRIPTION .......................................................................................... 8
1.0 XR17V258 INTERNAL REGISTERS........................................................................................................ 9
2.0 CRYSTAL OSCILLATOR / BUFFER ..................................................................................................... 27
3.0 TRANSMIT AND RECEIVE DATA ......................................................................................................... 28
A
F
ORDERING INFORMATION
EATURES
PPLICATIONS
PCI Local Bus Interface .............................................................................................................................................. 8
PCI Local Bus Configuration Space Registers ........................................................................................................... 8
Power Management Registers ................................................................................................................................... 8
EEPROM Interface ..................................................................................................................................................... 8
1.1 PCI LOCAL BUS CONFIGURATION SPACE REGISTERS ............................................................................... 9
1.2 POWER MANAGEMENT REGISTERS ............................................................................................................. 11
D0 State.................................................................................................................................................................... 12
D3hot State............................................................................................................................................................... 12
D3cold State ............................................................................................................................................................. 13
1.3 SPECIAL READ/WRITE REGISTER TO STORE USER INFORMATION ........................................................ 13
1.4 EEPROM INTERFACE....................................................................................................................................... 14
1.5 DEVICE INTERNAL REGISTER SETS ............................................................................................................. 14
1.6 DEVICE CONFIGURATION REGISTERS ......................................................................................................... 17
TIMER OPERATION ................................................................................................................................................ 21
3.1 FIFO DATA LOADING AND UNLOADING IN 32-BIT FORMAT. ..................................................................... 28
3.2 FIFO DATA LOADING AND UNLOADING THROUGH THE UART CHANNEL REGISTERS, THR AND RHR IN 8-
F
F
F
T
T
F
T
T
T
T
T
F
T
T
F
T
F
F
F
F
IGURE
IGURE
IGURE
ABLE
ABLE
IGURE
ABLE
ABLE
ABLE
ABLE
ABLE
IGURE
ABLE
ABLE
IGURE
ABLE
IGURE
IGURE
IGURE
IGURE
1.2.1 POWER STATES AND POWER STATE TRANSITIONS OF THE V258 ..................................................................... 12
1.6.1 THE GLOBAL INTERRUPT REGISTER....................................................................................................................... 18
1.6.2 GENERAL PURPOSE 16-BIT TIMER/COUNTER [TIMERMSB, TIMELSB, TIMER, TIMECNTL] (DEFAULT 0XXX-XX-00-
1.6.3 8XMODE [7:0] (DEFAULT 0X00).................................................................................................................................. 23
1.6.4 REGA [15:8] (DEFAULT 0X00) RESERVED................................................................................................................ 23
1.6.5 RESET [23:16] (DEFAULT 0X00)................................................................................................................................. 23
1.6.6 SLEEP [31:24] (DEFAULT 0X00) ................................................................................................................................. 24
1.6.7 DEVICE IDENTIFICATION AND REVISION ................................................................................................................. 24
1.6.8 REGB REGISTER ......................................................................................................................................................... 25
1.6.9 MULTI-PURPOSE INPUTS AND OUTPUTS ................................................................................................................ 25
1.6.10 MPIO REGISTERS ...................................................................................................................................................... 25
3.1.1 NORMAL RX FIFO DATA UNLOADING AT LOCATIONS 0X100, 0X300, 0X500, 0X700.......................................... 28
3.1.2 SPECIAL RX FIFO DATA UNLOADING AT LOCATIONS 0X180, 0X380, 0X580, AND 0X780 ................................. 29
3.1.3 TX FIFO DATA LOADING AT LOCATIONS 0X100, 0X300, 0X500, 0X700, 0X900, 0XB00, 0XD00, 0XF00 ............. 30
1: PCI L
2: P
3: S
4: EEPROM A
5: XR17V258 UART
6: D
7: D
8: UART C
9: UART C
10: TIMER CONTROL R
1. B
2. P
3. T
4. P
5. T
6. T
7. T
8. I
9. M
10. T
00)................................................................................................................................................................................... 20
.................................................................................................................................................... 1
OWER
PECIAL
EVICE
EVICE
NTERRUPT
HE
HE
IMER
IMER
LOCK
IN
OWER
ULTIPURPOSE INPUT
............................................................................................................................................... 1
YPICAL OSCILLATOR CONNECTIONS
O
XR17V258 R
OCAL
G
UT OF THE
/C
LOBAL
O
M
C
C
D
HANNEL
HANNEL
R
S
ONFIGURATION
ONFIGURATION
OUNTER CIRCUIT
UTPUT IN
ANAGEMENT
IAGRAM OF THE
EAD
TATE
B
DDRESS
O
US
/W
I
UTPUT
NTERRUPT
................................................................................................................................ 2
T
C
[7:0] I
[7:0] I
RITE
RANSITIONS OF THE
D
ONFIGURATION
AND
O
EVICE
EGISTER
D
NE
(
R
ACTIVE
R
EFINITIONS
/
NTERRUPT
NTERRUPT
EGISTERS
OUTPUT INTERNAL CIRCUIT
D
-S
EGISTER
EGISTERS
R
R
.................................................................................................................................................. 2
EVICE
XR17V258 ............................................................................................................................... 1
R
............................................................................................................................................... 20
HOT AND
EGISTERS SHOWN IN
EGISTERS SHOWN IN
EGISTER
S
LOW)
ETS
C
TABLE OF CONTENTS
S
..................................................................................................................................... 13
ONFIGURATION
..................................................................................................................................... 9
.................................................................................................................................... 14
S
C
.................................................................................................................................... 21
................................................................................................................................... 11
PACE
OURCE
R
LEARING
, INT0, INT1, INT2
IN
E
XR17V258............................................................................................................ 13
............................................................................................................................. 28
-
TRIGGERABLE
O
R
NE
EGISTERS
E
-S
NCODING
................................................................................................................... 19
HOT AND
BYTE
DWORD
R
........................................................................................................... 26
EGISTERS
....................................................................................................... 10
M
ALIGNMENT
..................................................................................................... 19
I
ODES
R
AND
E
ALIGNMENT
-
TRIGGERABLE
INT3 .................................................................................. 19
........................................................................................... 15
.......................................................................................... 22
................................................................................... 17
............................................................................... 18
M
ODES
............................................................ 23
xr
REV. 1.0.0

Related parts for xr17v258