xr17v258 Exar Corporation, xr17v258 Datasheet - Page 69
xr17v258
Manufacturer Part Number
xr17v258
Description
66mhz Pci Bus Octal Uart With Power Management Support
Manufacturer
Exar Corporation
Datasheet
1.XR17V258.pdf
(70 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
xr17v258IV-F
Manufacturer:
EXAR
Quantity:
295
Company:
Part Number:
xr17v258IV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr17v258IV-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr17v258IVTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
xr
REV. 1.0.0
4.0 UART...................................................................................................................................................... 31
5.0 UART CONFIGURATION REGISTERS ................................................................................................ 42
ABSOLUTE MAXIMUM RATINGS ................................................................................. 58
ELECTRICAL CHARACTERISTICS............................................................................... 58
DC ELECTRICAL CHARACTERISTICS
4.1 PROGRAMMABLE BAUD RATE GENERATOR WITH FRACTIONAL DIVISOR ........................................... 31
4.2 AUTOMATIC HARDWARE (RTS/CTS OR DTR/DSR) FLOW CONTROL OPERATION................................. 33
4.3 INFRARED MODE ............................................................................................................................................. 34
4.4 INTERNAL LOOPBACK.................................................................................................................................... 35
4.5 UART CHANNEL CONFIGURATION REGISTERS AND ADDRESS DECODING .......................................... 36
4.6 TRANSMITTER.................................................................................................................................................. 39
4.7 RECEIVER ......................................................................................................................................................... 41
5.1 RECEIVE HOLDING REGISTER (RHR) - READ ONLY ................................................................................... 42
5.2 TRANSMIT HOLDING REGISTER (THR) - WRITE ONLY ............................................................................... 42
5.3 BAUD RATE GENERATOR DIVISORS (DLM, DLL AND DLD)....................................................................... 42
5.4 INTERRUPT ENABLE REGISTER (IER) - READ/WRITE ................................................................................ 42
5.5 INTERRUPT STATUS REGISTER (ISR) - READ ONLY .................................................................................. 43
5.6 FIFO CONTROL REGISTER (FCR) - WRITE ONLY......................................................................................... 45
5.7 LINE CONTROL REGISTER (LCR) - READ/WRITE ........................................................................................ 46
5.8 MODEM CONTROL REGISTER (MCR) - READ/WRITE .................................................................................. 48
5.9 LINE STATUS REGISTER (LSR) - READ ONLY.............................................................................................. 49
5.10 MODEM STATUS REGISTER (MSR) - READ ONLY ..................................................................................... 50
5.11 MODEM STATUS REGISTER (MSR) - WRITE ONLY.................................................................................... 51
5.12 SCRATCH PAD REGISTER (SPR) - READ/WRITE ....................................................................................... 52
5.13 FEATURE CONTROL REGISTER (FCTR) - READ/WRITE ........................................................................... 52
5.14 ENHANCED FEATURE REGISTER (EFR) - READ/WRITE ........................................................................... 53
5.15 TXCNT[7:0]: TRANSMIT FIFO LEVEL COUNTER - READ ONLY ................................................................ 55
5.16 TXTRG [7:0]: TRANSMIT FIFO TRIGGER LEVEL - WRITE ONLY ............................................................... 55
5.17 RXCNT[7:0]: RECEIVE FIFO LEVEL COUNTER - READ ONLY................................................................... 55
5.18 RXTRG[7:0]: RECEIVE FIFO TRIGGER LEVEL - WRITE ONLY .................................................................. 55
5.19 XOFF1, XOFF2, XON1 AND XON2 REGISTERS, WRITE ONLY................................................................... 55
5.20 XCHAR REGISTER, READ ONLY .................................................................................................................. 56
T
F
T
F
F
F
T
T
F
F
F
F
T
T
T
T
T
T
T
ABLE
IGURE
ABLE
IGURE
IGURE
IGURE
ABLE
ABLE
IGURE
IGURE
IGURE
IGURE
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
4.6.1 TRANSMIT HOLDING REGISTER (THR)..................................................................................................................... 39
4.6.2 TRANSMITTER OPERATION IN NON-FIFO MODE .................................................................................................... 39
4.6.3 TRANSMITTER OPERATION IN FIFO MODE ............................................................................................................. 40
4.6.4 AUTO RS485 OPERATION .......................................................................................................................................... 40
4.7.1 RECEIVER OPERATION IN NON-FIFO MODE .......................................................................................................... 41
4.7.2 RECEIVER OPERATION WITH FIFO........................................................................................................................... 41
5.4.1 IER VERSUS RECEIVE FIFO INTERRUPT MODE OPERATION ............................................................................... 42
5.4.2 IER VERSUS RECEIVE/TRANSMIT FIFO POLLED MODE OPERATION.................................................................. 42
5.5.1 INTERRUPT GENERATION: ........................................................................................................................................ 44
5.5.2 INTERRUPT CLEARING: ............................................................................................................................................. 44
BIT FORMAT................................................................................................................................................... 30
11: T
12: T
13: UART CHANNEL CONFIGURATION REGISTERS. .................................................................................................. 37
14: UART CHANNEL CONFIGURATION REGISTERS DESCRIPTION. S
15: I
16: T
17: P
18: A
19: 16 S
20: S
21: UART RESET CONDITIONS ...................................................................................................................................... 57
11. B
12. A
13. I
14. I
15. T
16. T
17. R
18. R
NTERRUPT
RANSMIT AND
YPICAL DATA RATES WITH A
RANSMIT AND
ARITY
UTO
OFTWARE
NFRARED
NTERNAL
RANSMITTER
RANSMITTER
AUD
UTO
ECEIVER
ECEIVER
ELECTABLE
RS485 H
R
RTS/DTR
P
ATE
ROGRAMMING
L
T
S
F
O
O
OOP
RANSMIT
OURCE AND
LOW
G
PERATION IN NON
PERATION IN
R
ENERATOR
R
O
O
ALF
H
ECEIVE
ECEIVE
B
PERATION IN NON
PERATION IN
YSTERESIS
C
AND
ACK
-
ONTROL
DUPLEX
D
CTS/DSR F
................................................................................................................................................. 36
ATA
66MHZ PCI BUS OCTAL UART WITH POWER MANAGEMENT SUPPORT
................................................................................................................................................. 47
D
FIFO T
P
ATA
............................................................................................................................................. 32
FIFO
RIORITY
E
D
F
24 MH
L
NCODING AND
UNCTIONS
IRECTION
FIFO
R
-FIFO M
EVELS
RIGGER
EGISTER IN
AND
-FIFO M
L
LOW
Z CRYSTAL OR EXTERNAL CLOCK AT
AND
EVEL
F
W
FOR
LOW
ODE
C
HEN
T
C
........................................................................................................................ 55
F
ONTROL
ABLE AND
ONTROL
LOW
..................................................................................................................... 44
ODE
C
3.3V
B
.................................................................................................................. 41
R
T
YTE FORMAT
ONTROL
ECEIVE
RIGGER
C
............................................................................................................ 40
ONTROL
D
SIGNALLING
O
ELAY FROM
L
PERATION
II
EVEL
D
M
T
ATA
ABLE
ODE
, 16C550
M
S
D
ODE
......................................................................................... 41
ELECTION
-D
ECODING
...................................................................................... 34
T
IS
................................................................................... 40
................................................................. 58
RANSMIT
S
ELECTED
COMPATIBLE
.......................................................................... 35
.......................................................................... 46
16X S
HADED BITS ARE ENABLED BY
-
TO
-R
................................................................ 53
AMPLING
ECEIVE
.......................................................... 31
................................................. 32
................................................. 51
EFR B
IT
XR17V258
-4. ....... 38