LAN9218-MT-E2 SMSC [SMSC Corporation], LAN9218-MT-E2 Datasheet - Page 35

no-image

LAN9218-MT-E2

Manufacturer Part Number
LAN9218-MT-E2
Description
High-Performance Single- Chip 10/100 Ethernet Controller with HP Auto-MDIX
Manufacturer
SMSC [SMSC Corporation]
Datasheet
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Datasheet
SMSC LAN9218
3.10.2.2
3.10.2.3
3.10.2.4
EEDIO (OUTPUT)
EEDIO (INPUT)
EECLK
EECS
WRAL (Write All): If erase/write operations are enabled in the EEPROM, this command will cause the
contents of the E2P_DATA register to be written to every EEPROM memory location. The EPC_TO bit
is set if the EEPROM does not respond within 30ms.
Table 3.8, "Required EECLK
each EEPROM operation.
MAC Address Reload
The MAC address can be reloaded from the EEPROM via a host command to the E2P_CMD register.
If a value of 0xA5h is not found in the first address of the EEPROM, the EEPROM is assumed to be
un-programmed and MAC Address Reload operation will fail. The “MAC Address Loaded” bit indicates
a successful load of the MAC address. The EPC_LOAD bit is set after a successful reload of the MAC
address.
EEPROM Command and Data Registers
Refer to
"E2P_DATA – EEPROM Data Register," on page 92
Supported EEPROM operations are described in these sections.
EEPROM Timing
Refer to
OPERATION
ERASE
WRITE
EWDS
EWEN
WRAL
READ
ERAL
Section 5.3.23, "E2P_CMD – EEPROM Command Register," on page 90
Section 6.9, "EEPROM Timing," on page 124
1
0
0
Table 3.8 Required EECLK Cycles
Figure 3.9 EEPROM WRAL Cycle
0
Cycles", shown below, shows the number of EECLK cycles required for
1
DATASHEET
35
D7
REQUIRED EECLK CYCLES
for detailed EEPROM timing specifications.
for a detailed description of these registers.
D0
10
10
10
10
18
18
18
t
CSL
Revision 1.5 (07-18-06)
and
Section 5.3.24,

Related parts for LAN9218-MT-E2