CS8415A-IZ CIRRUS [Cirrus Logic], CS8415A-IZ Datasheet - Page 8

no-image

CS8415A-IZ

Manufacturer Part Number
CS8415A-IZ
Description
96 kHz DIGITAL AUDIO INTERFACE RECEIVER
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet
SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE
(Inputs: Logic 0 = 0 V, Logic 1 = VL+; C
Notes: 12. If Fs is lower than 46.875 kHz, the maximum CCLK frequency should be less than 128 Fs. This is
8
CCLK Clock Frequency
CS High Time Between Transmissions
CS Falling to CCLK Edge
CCLK Low Time
CCLK High Time
CDIN to CCLK Rising Setup Time
CCLK Rising to DATA Hold Time
CCLK Falling to CDOUT Stable
Rise Time of CDOUT
Fall Time of CDOUT
Rise Time of CCLK and CDIN
Fall Time of CCLK and CDIN
13. Data must be held for sufficient time to bridge the transition time of CCLK.
14. For f
dictated by the timing requirements necessary to access the Channel Status and User Bit buffer
memory. Access to the control register file can be carried out at the full 6 MHz rate. The minimum
allowable input sample rate is 8 kHz, so choosing CCLK to be less than or equal to 1.024 MHz should
be safe for all possible conditions.
sck
<1 MHz.
Parameter
CDOUT
CDIN
CCLK
CS
t css
t r2
L
= 20 pF)
Figure 3. SPI Mode Timing
t dsu
t scl
t f2
(Note 12)
(Note 13)
(Note 14)
(Note 14)
t sch
t dh
t pd
Symbol
t
f
t
t
t
t
t
t
csh
sch
dsu
t
t
sck
css
t
t
scl
dh
pd
r1
f1
r2
f2
Min
1.0
20
66
66
40
15
0
-
-
-
-
-
t csh
Typ
-
-
-
-
-
-
-
-
-
-
-
-
Max
100
100
6.0
50
25
25
-
-
-
-
-
-
CS8415A
Units
MHz
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for CS8415A-IZ