A3PE1500-1FG896 ACTEL [Actel Corporation], A3PE1500-1FG896 Datasheet - Page 72

no-image

A3PE1500-1FG896

Manufacturer Part Number
A3PE1500-1FG896
Description
ProASIC3E Flash Family FPGAs
Manufacturer
ACTEL [Actel Corporation]
Datasheet
ProASIC3E DC and Switching Characteristics
Figure 2-32 • Output DDR Timing Diagram
Table 2-88 • Output DDR Propagation Delays
2 -6 0
Parameter
t
t
t
t
t
t
t
t
t
t
t
F
Note:
Data_F
Data_R
CLK
CLR
DDROCLKQ
DDROSUD1
DDROSUD2
DDROHD1
DDROHD2
DDROCLR2Q
DDROREMCLR
DDRORECCLR
DDROWCLR1
DDROCKMPWH
DDROCKMPWL
Out
DDOMAX
For specific junction temperature and voltage supply levels, refer to
values.
6
Timing Characteristics
t
Commercial-Case Conditions: T
DDROCLR2Q
1
Clock-to-Out of DDR for Output DDR
Data_F Data Setup for Output DDR
Data_R Data Setup for Output DDR
Data_F Data Hold for Output DDR
Data_R Data Hold for Output DDR
Asynchronous Clear-to-Out for Output DDR
Asynchronous Clear Removal Time for Output DDR
Asynchronous Clear Recovery Time for Output DDR
Asynchronous Clear Minimum Pulse Width for Output DDR
Clock Minimum Pulse Width HIGH for the Output DDR
Clock Minimum Pulse Width LOW for the Output DDR
Maximum Frequency for the Output DDR
t
DDROREMCLR
t
DDROREMCLR
7
2
t
t
DDROCLKQ
DDROHD1
7
Description
t
J
DDROSUD2
= 70°C, Worst-Case V
8
3
2
v1.2
t
DDROHD2
8
CC
= 1.425 V
4
9
3
Table 2-6 on page 2-5
1404 1232 1048 871
0.70
0.38
0.38
0.00
0.00
0.80
0.00
0.22
0.22
0.36
0.32
–2
t
DDRORECCLR
9
0.80
0.43
0.43
0.00
0.00
0.91
0.00
0.25
0.25
0.41
0.37
–1
10
4
5
0.94 1.13
0.51 0.61
0.51 0.61
0.00 0.00
0.00 0.00
1.07 1.29
0.00 0.00
0.30 0.36
0.30 0.36
0.48 0.57
0.43 0.52
Std.
for derating
–F
10
Units
11
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for A3PE1500-1FG896