EVAL-AD1928EB AD [Analog Devices], EVAL-AD1928EB Datasheet - Page 29

no-image

EVAL-AD1928EB

Manufacturer Part Number
EVAL-AD1928EB
Description
2 ADC/8 DAC with PLL, 192 kHz, 24-Bit Codec
Manufacturer
AD [Analog Devices]
Datasheet
ADDITIONAL MODES
The AD1928 offers several additional modes for board-level
design enhancements. To reduce the EMI in board-level design,
serial data can be transmitted without an explicit BCLK. See
Figure 27 for an example of a DAC TDM data transmission
mode that does not require high speed DBCLK. This configura-
tion is applicable when the AD1928 master clock is generated
by the PLL with the DLRCLK as the PLL reference frequency.
TDM-DSDATAx
DSDATAx
DLRCLK
INTERNAL
INTERNAL
DBCLK
DSDATAx
DLRCLK
DLRCLK
DBCLK
DBCLK
(Applicable in stereo and TDM, useful for high frequency TDM transmission. This mode is also available in the ADC serial data port.)
(Applicable only if PLL locks to DLRCLK. This mode is also available in the ADC serial data port.)
MSB
Figure 27. Serial DAC Data Transmission in TDM Format without DBCLK
32 BITS
Figure 28. I
DATA MUST BE VALID
AT THIS BCLK EDGE
2
S Pipeline Mode in DAC Serial Data Transmission
Rev. 0 | Page 29 of 32
To relax the requirement for the setup time of the AD1928 in
cases of high speed TDM data transmission, the AD1928 can
latch in the data using the falling edge of DBCLK. This
effectively dedicates the entire BCLK period to the setup time.
This mode is useful in cases where the source has a large delay
time in the serial data driver. Figure 28 shows this pipeline
mode of data transmission.
Both the BCLK-less and pipeline modes are available on the
ADC serial data port.
AD1928

Related parts for EVAL-AD1928EB