EMC326SP16AK Emlsi Inc., EMC326SP16AK Datasheet - Page 54

no-image

EMC326SP16AK

Manufacturer Part Number
EMC326SP16AK
Description
2mx16 Bit Cellularram
Manufacturer
Emlsi Inc.
Datasheet
Figure 43. Burst WRITE Followed by Burst READ
Note:
1. Non-default BCR settings for burst WRITE followed by burst READ: Fixed or variable latency; latency code two (three clocks); WAIT active LOW;
2. A refresh opportunity must be provided every t
WAIT asserted during delay.
HIGH, or b) CE# HIGH for longer than 15ns. CE# can stay LOW between burst READ and burst WRITE operations, but CE# must not remain
LOW longer than t
LB#/UB#
DQ[15:0]
IN/OUT
A[20:0]
ADV#
WAIT
WE#
CLK
OE#
CE#
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
IH
IL
IH
IL
IH
IL
IH
IL
IH
IL
IH
IL
IH
IL
OH
OL
IH
IL
CEM
High-Z
High-Z
. See burst interrupt diagrams for cases where CE# stays LOW between bursts.
t
t
Address
SP
t
t
SP
CSP
SP
Valid
t
t
t
HD
HD
HD
t
CLK
t
SP
CEM
t
SP
. A refresh opportunity is satisfied by either of the following two conditions: a) clocked CE#
D0
t
HD
t
HD
D1
D2
54
D3
t
HD
t
Note 2
CBPH
t
Address
t
V
V
SP
SP
t
t
SP
OH
OL
Valid
CSP
t
t
t
HD
HD
HD
High-Z
t
t
ACLK
BOE
Output
Valid
EMC326SP16AK
Don’t Care
t
KOH
Output
2Mx16 CellularRAM
Valid
Output
Valid
Output
Valid
Undefined
t
OHZ
High-Z

Related parts for EMC326SP16AK