ATMEGA128-16AU SL383 Atmel, ATMEGA128-16AU SL383 Datasheet - Page 104

no-image

ATMEGA128-16AU SL383

Manufacturer Part Number
ATMEGA128-16AU SL383
Description
Manufacturer
Atmel
Datasheet
8-bit
Timer/Counter
Register
Description
Timer/Counter Control
Register – TCCR0
104
ATmega128
Figure 44. Timer/Counter Timing Diagram, Clear Timer on Compare Match Mode, with Pres-
caler (f
• Bit 7 – FOC0: Force Output Compare
The FOC0 bit is only active when the WGM bits specify a non-PWM mode. However, for ensur-
ing compatibility with future devices, this bit must be set to zero when TCCR0 is written when
operating in PWM mode. When writing a logical one to the FOC0 bit, an immediate compare
match is forced on the waveform generation unit. The OC0 output is changed according to its
COM01:0 bits setting. Note that the FOC0 bit is implemented as a strobe. Therefore it is the
value present in the COM01:0 bits that determines the effect of the forced compare.
A FOC0 strobe will not generate any interrupt, nor will it clear the timer in CTC mode using
OCR0 as TOP.
The FOC0 bit is always read as zero.
• Bit 6, 3 – WGM01:0: Waveform Generation Mode
These bits control the counting sequence of the counter, the source for the maximum (TOP)
counter value, and what type of waveform generation to be used. Modes of operation supported
by the Timer/Counter unit are: Normal mode, Clear Timer on Compare match (CTC) mode, and
two types of Pulse Width Modulation (PWM) modes. See
page
Bit
Read/Write
Initial Value
TCNTn
(clk
98.
OCRn
(CTC)
OCFn
clk
clk
clk_I/O
I/O
I/O
Tn
/8)
/8)
FOC0
W
7
0
WGM00
R/W
TOP - 1
6
0
COM01
R/W
5
0
COM00
R/W
4
0
TOP
WGM01
R/W
3
0
TOP
CS02
R/W
2
0
Table 52
BOTTOM
CS01
R/W
1
0
and
“Modes of Operation” on
CS00
R/W
0
0
BOTTOM + 1
TCCR0
2467S–AVR–07/09

Related parts for ATMEGA128-16AU SL383