IS42S16100E-7TL ISSI, Integrated Silicon Solution Inc, IS42S16100E-7TL Datasheet - Page 76
IS42S16100E-7TL
Manufacturer Part Number
IS42S16100E-7TL
Description
IC SDRAM 16MBIT 143MHZ 50TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Type
SDRAMr
Specifications of IS42S16100E-7TL
Format - Memory
RAM
Memory Type
SDRAM
Memory Size
16M (1M x 16)
Speed
143MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
50-TSOPII
Organization
1Mx16
Density
16Mb
Address Bus
12b
Access Time (max)
6/5.5ns
Maximum Clock Rate
143MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
130mA
Pin Count
50
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
706-1071
IS42S16100E-7TL
IS42S16100E-7TL
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
IS42S16100E-7TL
Manufacturer:
ISSI
Quantity:
6 545
Company:
Part Number:
IS42S16100E-7TL
Manufacturer:
ISSI
Quantity:
851
Company:
Part Number:
IS42S16100E-7TLI
Manufacturer:
ISSI
Quantity:
11 200
Company:
Part Number:
IS42S16100E-7TLI
Manufacturer:
ISSI
Quantity:
104
Part Number:
IS42S16100E-7TLI
Manufacturer:
ISSI
Quantity:
20 000
IS42S16100E, IC42S16100E
76
Read Cycle / Byte Operation
Note 1: A8,A9 = Don’t Care.
DQ8-15
CAS latency = 3, burst length = 4
UDQM
DQ0-7
LDQM
A0-A9
CKE
RAS
CAS
CLK
A10
A11
WE
CS
t
CKS
t
CS
T0
t
t
t
t
t
t
t
t
CS
CS
CS
AS
AS
t
AS
CKA
CK
CH
BANK 1
BANK 0
<
ROW
ROW
T1
ACT
t
>
CHI
t
t
t
t
t
t
t
t
t
RCD
RAS
RC
AH
AH
CH
CH
CH
AH
T2
t
CL
T3
COLUMN m
AUTO PRE
<
<
NO PRE
BANK 1
READA
BANK 0
READ
T4
>
>
(1)
t
t
t
CS
CS
CAC
T5
t
t
QMD
QMD
<
MASKU
T6
>
t
t
AC
AC
t
CH
t
t
<
LZ
LZ
ENBU, MASKL
Integrated Silicon Solution, Inc. — www.issi.com
T7
D
D
OUT
OUT
t
t
OH
OH
m
m
t
t
t
HZ
QMD
AC
>
<
MASKL
T8
D
OUT
t
>
OH
m+1
t
AC
t
HZ
t
CH
t
BANK 0 AND 1
LZ
BANK 0 OR 1
<
<
BANK 1
BANK 0
PALL
PRE
T9
D
OUT
>
>
m+2
t
t
t
AC
RQL
RP
T10
D
OUT
t
OH
m+3
t
HZ
T11
Undefined
Don't Care
<
BANK 1
BANK 0
T12
ROW
ACT
ROW
>
t
t
t
RCD
RAS
RP
01/22/08
Rev. C