CY7C1338B-100AC Cypress Semiconductor Corp, CY7C1338B-100AC Datasheet

no-image

CY7C1338B-100AC

Manufacturer Part Number
CY7C1338B-100AC
Description
IC SRAM 4MBIT 100MHZ 100LQFP
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1338B-100AC

Format - Memory
RAM
Memory Type
SRAM - Synchronous
Memory Size
4M (128K x 32)
Speed
100MHz
Interface
Parallel
Voltage - Supply
3.15 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1091

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1338B-100AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1338B-100AC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C1338B-100ACT
Manufacturer:
CYPRESS
Quantity:
60
Part Number:
CY7C1338B-100ACT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Cypress Semiconductor Corporation
Document #: 38-05143 Rev. **
Features
Selection Guide
Maximum Access Time (ns)
Maximum Operating Current (mA)
Maximum Standby Current (mA)
Pentium is a registered trademark of Intel Corporation.
• Supports 117-MHz microprocessor cache systems with
• 128K by 32 common I/O
• Fast clock-to-output times
• Two-bit wraparound counter supporting either inter-
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• 3.3V/ 2.5V I/Os
• JEDEC-standard pinout
• 100-pin TQFP packaging
• ZZ “sleep” mode
• Available in Commercial and Industrial Temperatures
Logic Block Diagram
zero wait states
leaved or linear burst sequence
provide direct interface with the processor and external
cache controller
— 7.5 ns (117-MHz version)
ADSP
GW
BWE
BW 3
ADV
ADSC
A
BW 2
CLK
BW 1
BW 0
CE 1
CE 2
CE 3
[16:0]
OE
ZZ
128K x 32 Synchronous-Flow-Through 3.3V Cache RAM
17
(A
MODE
0
,A
3901 North First Street
1
) 2
15
CE
CE
CLR
D
D
D
D
D
D
CE
CLK
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
DQ[23:16]
DQ[31:24]
REGISTER
COUNTER
REGISTER
DQ[15:8]
CONTROL
ADDRESS
DQ[7:0]
ENABLE
SLEEP
BURST
Q 0
Q 1
Q
Q
Q
Q
Q
Q
Functional Description
The CY7C1338B is a 3.3V, 128K by 32 synchronous cache
RAM designed to interface with high-speed microprocessors
with minimum glue logic. Maximum access delay from clock
rise is 7.5 ns (117-MHz version). A 2-bit on-chip counter cap-
tures the first address in a burst and increments the address
automatically for the rest of the burst access.
The CY7C1338B allows both interleaved and linear burst se-
quences, selected by the MODE input pin. A HIGH selects an
interleaved burst sequence, while a LOW selects a linear burst
sequence. Burst accesses can be initiated with the Processor
Address Strobe (ADSP) or the cache Controller Address
Strobe (ADSC) inputs. Address advancement is controlled by
the Address Advancement (ADV) input.
A synchronous self-timed write mechanism is provided to sim-
plify the write interface. A synchronous chip enable input and
an asynchronous output enable input provide easy control for
bank selection and output three-state control.
15
-117
350
7.5
2.0
San Jose
17
CA 95134
Revised September 6, 2001
32
128K X 32
MEMORY
ARRAY
CY7C1338B
-100
325
8.0
2.0
408-943-2600
CLK
REGISTERS
INPUT
32
DQ
[31:0]

Related parts for CY7C1338B-100AC

CY7C1338B-100AC Summary of contents

Page 1

... Pentium is a registered trademark of Intel Corporation. Cypress Semiconductor Corporation Document #: 38-05143 Rev. ** Functional Description The CY7C1338B is a 3.3V, 128K by 32 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 7.5 ns (117-MHz version). A 2-bit on-chip counter cap- tures the first address in a burst and increments the address automatically for the rest of the burst access ...

Page 2

... Pin Configurations DDQ V SSQ BYTE2 SSQ V DDQ DDQ V SSQ BYTE3 SSQ V DDQ Document #: 38-05143 Rev. ** 100-Pin TQFP CY7C1338B CY7C1338B DDQ V 76 SSQ BYTE1 SSQ V 70 DDQ DDQ 60 V SSQ BYTE0 SSQ 54 V DDQ Page ...

Page 3

... BWE and BW CLK Input-Clock Clock Input. Used to capture all synchronous inputs to the device. CE Input- Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE 1 Synchronous and CE 3 Document #: 38-05143 Rev. ** 119-Ball BGA CY7C1338B (128K x 32 ADSP DDQ ADSC ...

Page 4

... Maximum access delay from the clock rise ( 7.5 ns (117-MHz device). CDV The CY7C1338B supports secondary cache in systems utiliz- ing either a linear or interleaved burst sequence. The inter- leaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence ...

Page 5

... OE. Burst Sequences The CY7C1338B provides an on-chip 2-bit wraparound burst counter inside the SRAM. The burst counter is fed by A and can follow either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE will select a linear burst sequence ...

Page 6

... Document #: 38-05143 Rev ADSP ADSC CY7C1338B ADV WE OE CLK L-H High L-H High L-H High L-H High L-H High High L L-H High L L L-H High L L-H High L L-H High L-H High L L-H High L L-H D Writes may occur only on subsequent clocks [3:0]. Page ...

Page 7

... A Document #: 38-05143 Rev BWE Current into Outputs (LOW) ........................................ 20 mA Static Discharge Voltage .......................................... >2001V (per MIL-STD-883, Method 3015) Latch-Up Current.................................................... >200 mA Operating Range Ambient Range Temperature Com’ + 0.5V Ind’l – + 0.5V DD CY7C1338B [ DDQ 3.135V to 3.6V 2.375V Page ...

Page 8

... IN IN DDQ inputs static Max Device Deselected – 0. 0.3V, IN DDQ inputs switching MAX Max Device Deselected – 0. 0.3V inputs static CY7C1338B Min. Max. 2.4 2.0 0.4 0.7 2 0.3V 1 0.3V –0.3 0.8 –0.3 0 –30 5 –5 30 –5 5 –300 8.5-ns cycle, 117 MHz ...

Page 9

... MHz 5.0V DD R1=317 3.3V OUTPUT R2=351 5 pF INCLUDING JIG AND SCOPE (b) [9] Description [10, 12] [10, 12] (max) is less than t (min). CLZ CY7C1338B Max. 5.0 8.0 ALL INPUT PULSES 3.0V 90% 90% 10% GND 3.0 ns -117 -100 Min. Max. Min. Max. 8.5 10 3.0 4.0 3.0 4 ...

Page 10

... WDx stands for Write Data to Address X. Document #: 38-05143 Rev. ** Burst Write ADSP ignored with CE CL WD2 masks ADSP UNDEFINED = DON’T CARE , and GW to define a write cycle (see Write Cycle Descriptions table). CY7C1338B Pipelined Write Unselected inactive 1 ADSC initiated write WD3 Unselected with CE 2 High Page ...

Page 11

... Note: 15. RDx stands for Read Data from Address X. Document #: 38-05143 Rev. ** Burst Read ADSP ignored with Suspend Burst ADH RD2 DOH CLZ = DON’T CARE = UNDEFINED CY7C1338B Unselected Pipelined Read inactive 1 ADSC initiated read RD3 masks ADSP Unselected with CHZ 2 Page ...

Page 12

... ADVH ADVS t WES ADSP ignored with CE HIGH Q(B) (B+2) (B+1) (B+3) , and GW to define a write cycle (see Write Cycle Descriptions table). [1:0] and CE . All chip selects need to be active in order to select 2 3 CY7C1338B ADH t CEH t CEH t WEH t EOHZ D(C) (C+1) (C+2) ...

Page 13

... E t ADH t WES ADSP ignored with CE HIGH 1 Q(D) , and GW to define a write cycle (see Write Cycle Descriptions table). [1:0] and CE . All chip selects need to be active in order to select DON’T CARE = UNDEFINED CY7C1338B CEH t WEH D (E) D (F) D (H) D (G) D(C) t DOH t ...

Page 14

... Timing Diagrams (continued) OE Switching Waveforms OE t EOHZ three-state I/Os Document #: 38-05143 Rev EOV t EOLZ CY7C1338B Page ...

Page 15

... LOW CE 2 HIGH I/Os Notes: 16. Device must be deselected when entering ZZ mode. See Cycle Descriptions Table for all possible signal conditions to deselect the device. 17. I/Os are in three-state when exiting ZZ “sleep” mode. Document #: 38-05143 Rev ZZS I (active CCZZ Three-state CY7C1338B t ZZREC Page ...

Page 16

... Ordering Information Speed (MHz) Ordering Code 117 CY7C1338B-117AC CY7C1338B-117BGC 100 CY7C1338B-100AC CY7C1338B-100BGC CY7C1338B-100AI CY7C1338B-100BGI Package Diagrams 100-Pin Thin Plastic Quad Flatpack ( 1.4 mm) A101 Document #: 38-05143 Rev. ** Package Name Package Type A101 100-Lead Thin Quad Flat Pack BG119 119-Ball BGA A101 100-Lead Thin Quad Flat Pack ...

Page 17

... The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. 119-Lead FBGA ( 2.4 mm) BG119 CY7C1338B 51-85115 Page ...

Page 18

... Document Title: CY7C1338B 128K x 32 Synchronous-Flow-Through 3.3V Cache RAM Document Number: 38-05143 Issue REV. ECN NO. Date ** 109887 09/15/01 Document #: 38-05143 Rev. ** Orig. of Change SZV Change from Spec number 38-00939 to 38-05143 CY7C1338B Description of Change Page ...

Related keywords