PSD4235G2-90U STMicroelectronics, PSD4235G2-90U Datasheet - Page 97

no-image

PSD4235G2-90U

Manufacturer Part Number
PSD4235G2-90U
Description
IC FLASH 4MBIT 90NS 80TQFP
Manufacturer
STMicroelectronics
Datasheet

Specifications of PSD4235G2-90U

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
90ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
80-TQFP, 80-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-1968

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PSD4235G2-90U
Manufacturer:
MURATA
Quantity:
34 000
Part Number:
PSD4235G2-90U
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
PSD4235G2-90U
Manufacturer:
ST
0
Part Number:
PSD4235G2-90U
Manufacturer:
ST
Quantity:
20 000
Part Number:
PSD4235G2-90UI
Manufacturer:
TI
Quantity:
8 802
Part Number:
PSD4235G2-90UI
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
PSD4235G2-90UI
Manufacturer:
ST
0
Part Number:
PSD4235G2-90UI
0
PSD4235G2
21.5
21.6
PSD Chip Select input (CSI, PD2)
PD2 of Port D can be configured in PSDsoft Express as PSD Chip Select input (CSI). When
low, the signal selects and enables the internal primary Flash memory, secondary Flash
memory, SRAM, and I/O blocks for READ or WRITE operations involving the PSD. A high on
PSD Chip Select input (CSI, PD2) disables the primary Flash memory, secondary Flash
memory, and SRAM, and reduces the PSD power consumption. However, the PLD and I/O
signals remain operational when PSD Chip Select input (CSI, PD2) is high.
There may be a timing penalty when using PSD Chip Select input (CSI, PD2) depending on
the speed grade of the PSD that you are using. See the timing parameter t
Input clock
The PSD provides the option to turn off CLKIN (PD1) to the PLD to save AC power
consumption. CLKIN (PD1) is an input to the PLD AND Array and the output macrocells
(OMC).
During Power-down mode, or, if CLKIN (PD1) is not being used as part of the PLD logic
equation, the clock should be disabled to save AC power. CLKIN (PD1) is disconnected from
the PLD AND Array or the macrocells block by setting bits 4 or 5 to a ’1’ in PMMR0.
Figure 32. Enable Power-down flowchart
No
by setting PMMR0 bits 4 and 5
Disable desired inputs to PLD
and PMMR2 bits 0 to 6.
Set PMMR0 Bit 1 = 1
PSD in Power
OPTIONAL
for 15 CLKIN
Enable APD
ALE/AS idle
Down Mode
clocks?
RESET
Yes
AI04940
Power management
SLQV
in
Table
97/129
69.

Related parts for PSD4235G2-90U