PCA9512AD,112 NXP Semiconductors, PCA9512AD,112 Datasheet

IC LEVSHIFT I2C/SMBUS BUFF 8SOIC

PCA9512AD,112

Manufacturer Part Number
PCA9512AD,112
Description
IC LEVSHIFT I2C/SMBUS BUFF 8SOIC
Manufacturer
NXP Semiconductors
Type
I²C-Bus and SMBus Switchr
Datasheets

Specifications of PCA9512AD,112

Package / Case
8-SOIC (0.154", 3.90mm Width)
Applications
Hot-Swap/SMB Buffer
Internal Switch(s)
Yes
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Logic Family
PCA
Maximum Operating Temperature
85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Number Of Lines (input / Output)
3 / 3
Logic Type
Bus Buffer
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-3361-5
935279721112
PCA9512AD
1. General description
2. Features and benefits
The PCA9512A/B is a hot swappable I
insertion into a live backplane without corruption of the data and clock buses and includes
two dedicated supply voltage pins to provide level shifting between 3.3 V and 5 V systems
while maintaining the best noise margin for each voltage level. Either pin may be powered
with supply voltages ranging from 2.7 V to 5.5 V with no constraints on which supply
voltage is higher. Control circuitry prevents the backplane from being connected to the
card until a stop bit or bus idle occurs on the backplane without bus contention on the
card. When the connection is made, the PCA9512A/B provides bidirectional buffering,
keeping the backplane and card capacitances isolated.
The PCA9512A or PCA9512B can be used if the rise of V
but only the PCA9512B shall be used if the interval between rise of V
simultaneous.
The PCA9512A/B rise time accelerator circuitry allows the use of weaker DC pull-up
currents while still meeting rise time requirements. The PCA9512A/B incorporates a digital
input pin that enables and disables the rise time accelerators on all four SDAn and SCLn
pins.
During insertion, the PCA9512A/B SDAn and SCLn pins are precharged to 1 V to
minimize the current required to charge the parasitic capacitance of the chip.
The incremental offset design of the PCA9510A/11A/12A/12B/13A/14A I/O drivers allow
them to be connected to another PCA9510A/11A/12A/12B/13A/14A device in series or in
parallel and to the I
side of those bus buffers.
PCA9512A; PCA9512B
Level shifting hot swappable I
Rev. 5 — 5 January 2011
Bidirectional buffer for SDA and SCL lines increases fan-out and prevents SDA and
SCL corruption during live board insertion and removal from multipoint backplane
systems
Compatible with I
Built-in ΔV/Δt rise time accelerators on all SDA and SCL lines (0.6 V threshold) with
ability to disable ΔV/Δt rise time accelerator through the ACC pin for lightly loaded
systems, requires the bus pull-up voltage and respective supply voltage (V
to be the same
5 V to 3.3 V level translation with optimum noise margin
High-impedance SDAn and SCLn pins for V
1 V precharge on all SDAn and SCLn pins
Supports clock stretching and multiple master arbitration and synchronization
2
C compliant side of static offset bus buffers, but not to the static offset
2
C-bus Standard mode, I
2
C-bus and SMBus buffer that allows I/O card
2
2
C-bus and SMBus bus buffer
C-bus Fast mode, and SMBus standards
CC
or V
CC2
CC
= 0 V
and V
CC2
Product data sheet
CC
is simultaneous,
and V
CC
CC2
or V
is not
CC2
)

Related parts for PCA9512AD,112

PCA9512AD,112 Summary of contents

Page 1

PCA9512A; PCA9512B Level shifting hot swappable I Rev. 5 — 5 January 2011 1. General description The PCA9512A hot swappable I insertion into a live backplane without corruption of the data and clock buses and includes two dedicated ...

Page 2

... NXP Semiconductors Operating power supply voltage range 400 kHz clock frequency ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101 Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA Packages offered: SO8, TSSOP8 (MSOP8) 3 ...

Page 3

... NXP Semiconductors 6. Block diagram PCA9512A SLEW RATE ACC DETECTOR SDAIN CONNECT 100 kΩ RCH1 100 kΩ RCH2 SLEW RATE ACC DETECTOR SCLIN CONNECT 0.55V / CC 0.45V CC 100 μs UVLO DELAY Fig 1. Block diagram of PCA9512A/B PCA9512A_PCA9512B Product data sheet PCA9512A; PCA9512B Level shifting hot swappable I ...

Page 4

... NXP Semiconductors 7. Pinning information 7.1 Pinning SCLOUT Fig 2. 7.2 Pin description Table 3. Symbol V CC2 SCLOUT SCLIN GND ACC SDAIN SDAOUT Functional description Refer to 8.1 Start-up When the PCA9512A/B is powered up, either V time of each other and either may be more positive or they may be equal, however the ...

Page 5

... NXP Semiconductors bus idle’ detect circuit is enabled. When all the SDAn and SCLn pins have been HIGH for the bus idle time or when all pins are HIGH and a STOP condition is seen on the SDAIN and SCLIN pins, the connect circuitry is activated, connecting SDAIN to SDAOUT and SCLIN to SCLOUT. The 1 V precharge circuitry is disabled when the connection is made, unless the ACC pin is LOW ...

Page 6

... NXP Semiconductors The PCA9510A (rise time accelerator is permanently disabled) and the PCA9512A/B (rise time accelerator can be turned off) are a little different with the rise time accelerator turned off because the rise time accelerator will not pull the node up, but the same logic that turns on the accelerator turns the pull-down off ...

Page 7

... NXP Semiconductors slew rate is slow enough that the output catches up it will still lag the falling voltage of the input by the offset voltage. The maximum t zero delay and the output is still limited by its turn-on delay and the falling edge slew rate. The output falling edge slew rate is a function of the internal maximum slew rate which is a function of temperature, V load capacitance ...

Page 8

... NXP Semiconductors (kΩ (1) Unshaded area indicates recommended pull-up, for rise time < 300 ns, with rise time accelerator turned on. (2) Rise time accelerator off. Fig 5. Bus requirements for 3.3 V systems (kΩ (1) Unshaded area indicates recommended pull-up, for rise time < 300 ns, with rise time accelerator turned on. ...

Page 9

... NXP Semiconductors 8.8 Hot swapping and capacitance buffering application Figure 7 advantage of both its hot swapping and capacitance buffering features. In all of these applications, note that if the I/O cards were plugged directly into the backplane, all of the backplane and card capacitances would add directly together, making rise time and fall time requirements difficult to meet ...

Page 10

... NXP Semiconductors BACKPLANE CONNECTOR BACKPLANE V CC2 V CC SDA SCL kΩ 10 kΩ Remark: Application assumes bus capacitance within ‘proper operation’ region of Fig 8. Hot swapping multiple I/O cards into a backplane using the PCA9512A with a custom connector kΩ SDA SCL Remark: Application assumes bus capacitance within ‘proper operation’ region of Fig 9 ...

Page 11

... NXP Semiconductors 9. Application design-in information kΩ SDA SCL Fig 10. Typical application 10. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter V supply voltage CC [1] V supply voltage 2 CC2 V voltage on any other pin n I input current I I input/output current ...

Page 12

... NXP Semiconductors 11. Characteristics Table 5. Characteristics − 2 5 amb Symbol Parameter Power supply V supply voltage CC [2] V supply voltage 2 CC2 I supply current CC I supply current 2 CC2 Start-up circuitry V precharge voltage pch t enable time en t idle time idle Rise time accelerators I transient boosted pull-up ...

Page 13

... NXP Semiconductors Table 5. Characteristics …continued − 2 5 amb Symbol Parameter System characteristics f SCL clock frequency SCL t bus free time between a BUF STOP and START condition t hold time (repeated) START HD;STA condition t set-up time for a repeated SU;STA START condition t set-up time for STOP SU ...

Page 14

... NXP Semiconductors 11.1 Typical performance characteristics 2. (mA 5 3.3 V 1.95 2.7 V 1.75 1.55 1.35 −40 +25 I (pin 1) typical current averages 0.1 mA less than I CC2 on pin 8. Fig 11. I versus temperature 5 PHL (ns) 80 2 −40 + > 100 pF PU(in) Fig 13. Input/output t versus temperature PHL PCA9512A_PCA9512B ...

Page 15

... NXP Semiconductors 12. Test information R = load resistor load capacitance includes jig and probe capacitance termination resistance should be equal to the output impedance Z T Fig 15. Test circuitry for switching times PCA9512A_PCA9512B Product data sheet PCA9512A; PCA9512B Level shifting hot swappable PULSE DUT GENERATOR R T All information provided in this document is subject to legal disclaimers. ...

Page 16

... NXP Semiconductors 13. Package outline SO8: plastic small outline package; 8 leads; body width 3 pin 1 index 1 DIMENSIONS (inch dimensions are derived from the original mm dimensions) A UNIT max. 0.25 1.45 mm 1.75 0.25 0.10 1.25 0.010 0.057 inches 0.069 0.01 0.004 0.049 Notes 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. ...

Page 17

... NXP Semiconductors TSSOP8: plastic thin shrink small outline package; 8 leads; body width pin 1 index 1 e DIMENSIONS (mm are the original dimensions UNIT max. 0.15 0.95 mm 1.1 0.25 0.05 0.80 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. ...

Page 18

... NXP Semiconductors 14. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note AN10365 “Surface mount reflow soldering description”. 14.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits ...

Page 19

... NXP Semiconductors 14.4 Reflow soldering Key characteristics in reflow soldering are: • Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see reducing the process window • Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board • ...

Page 20

... NXP Semiconductors Fig 18. Temperature profiles for large and small components For further information on temperature profiles, refer to Application Note AN10365 “Surface mount reflow soldering description”. 15. Abbreviations Table 8. Acronym AdvancedTCA CDM cPCI ESD HBM 2 I C-bus MM PCI PICMG SMBus VME PCA9512A_PCA9512B Product data sheet ...

Page 21

... NXP Semiconductors 16. Revision history Table 9. Revision history Document ID Release date PCA9512A_PCA9512B v.5 20110105 • Modifications: • • PCA9512A v.4 20090819 PCA9512A v.3 20090720 PCA9512A v.2 20090528 PCA9512A v.1 20051007 PCA9512A_PCA9512B Product data sheet Level shifting hot swappable I Data sheet status Product data sheet Added basic type number PCA9512B Section 1 “ ...

Page 22

... In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or ...

Page 23

... Product data sheet PCA9512A; PCA9512B Level shifting hot swappable I own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors’ standard warranty and NXP Semiconductors’ product specifications. ...

Page 24

... NXP Semiconductors 19. Contents 1 General description . . . . . . . . . . . . . . . . . . . . . . 1 2 Features and benefits . . . . . . . . . . . . . . . . . . . . 1 3 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 4 Feature selection . . . . . . . . . . . . . . . . . . . . . . . . 2 5 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 6 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3 7 Pinning information . . . . . . . . . . . . . . . . . . . . . . 4 7.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 7.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4 8 Functional description . . . . . . . . . . . . . . . . . . . 4 8.1 Start- 8.2 Connect circuitry . . . . . . . . . . . . . . . . . . . . . . . . 5 8.3 Maximum number of devices in series . . . . . . . 5 8 ...

Related keywords