MT9VDDF6472Y-335F1 Micron Technology Inc, MT9VDDF6472Y-335F1 Datasheet - Page 26

MODULE DDR SDRAM 512MB 184-DIMM

MT9VDDF6472Y-335F1

Manufacturer Part Number
MT9VDDF6472Y-335F1
Description
MODULE DDR SDRAM 512MB 184-DIMM
Manufacturer
Micron Technology Inc

Specifications of MT9VDDF6472Y-335F1

Memory Type
DDR SDRAM
Memory Size
512MB
Speed
167MHz
Package / Case
184-DIMM
Main Category
DRAM Module
Sub-category
DDR SDRAM
Module Type
184RDIMM
Device Core Size
72b
Organization
64Mx72
Total Density
512MByte
Chip Density
512Mb
Maximum Clock Rate
333MHz
Operating Supply Voltage (typ)
2.5V
Operating Current
1.575A
Number Of Elements
9
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Pin Count
184
Mounting
Socket
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
557-1293
MT9VDDF6472Y-335F1
Table 18: PLL Clock Driver Timing Requirements and Switching Characteristics
Note: 1
NOTE:
pdf: 09005aef80e119b2, source: 09005aef807d56a1
DDF9C32_64x72G.fm - Rev. B 9/04 EN
PARAMETER
Operating Clock Frequency
Input Duty Cycle
Stabilization Time
Cycle to Cycle Jitter
Static Phase Offset
Output Clock Skew
Period Jitter
Half-Period Jitter
Input Clock Slew Rate
Output Clock Slew Rate
1. Timing and switching specifications for the PLL listed above are critical for proper operation of DDR SDRAM Registered
2. The PLL must be able to handle spread spectrum induced skew.
3. Operating clock frequency indicates a range over which the PLL must be able to lock, but in which it is not required to
4. Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its ref-
5. Static Phase Offset does not include Jitter.
6. Period Jitter and Half-Period Jitter specifications are separate specifications that must be met independently of each
7. The Output Slew Rate is determined from the IBIS model:
DIMMs. These are meant to be a subset of the parameters for the specific device used on the module. Detailed informa-
tion for this PLL is available in JEDEC Standard JESD82.
meet the other timing parameters. (Used for low-speed system debug.)
erence signal after power up.
other.
SYMBOL
t
t
t
JIT
t
STAB
JIT
t
t
t
JIT
f
t
SK
t
LS
DC
CK
LS
HPER
PER
CC
O
O
I
MIN
-100
-75
-50
-75
1.0
1.0
60
40
-
-
V
26
0°C
DD
NOMINAL
CDCV857
= +2.5V ±0.2V
GND
T
V
0
-
-
-
-
-
-
-
-
-
DD
A
256MB, 512MB (x72, ECC, SR)
Micron Technology, Inc., reserves the right to change products or specifications without notice.
184-PIN DDR SDRAM RDIMM
+70°C
V
V
MAX
CK
CK
170
100
100
100
R=60
R=60
60
75
50
75
4
2
V
DD
/2
©2004 Micron Technology, Inc. All rights reserved.
UNITS
MHz
V/ns
V/ns
ms
%
ps
ps
ps
ps
ps
NOTES
2, 3
4
5
6
6
7

Related parts for MT9VDDF6472Y-335F1