LPC2292FET144/01,5 NXP Semiconductors, LPC2292FET144/01,5 Datasheet - Page 17

IC ARM7 MCU FLASH 256K 144TFBGA

LPC2292FET144/01,5

Manufacturer Part Number
LPC2292FET144/01,5
Description
IC ARM7 MCU FLASH 256K 144TFBGA
Manufacturer
NXP Semiconductors
Series
LPC2200r
Datasheet

Specifications of LPC2292FET144/01,5

Core Processor
ARM7
Core Size
16/32-Bit
Speed
60MHz
Connectivity
CAN, EBI/EMI, I²C, Microwire, SPI, SSI, SSP, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
112
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-TFBGA
Processor Series
LPC22
Core
ARM7TDMI-S
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
CAN, I2C, JTAG, SPI, SSP, UART
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
112
Number Of Timers
2
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Package
144TFBGA
Device Core
ARM7TDMI-S
Family Name
LPC2000
Maximum Speed
60 MHz
For Use With
OM10091 - KIT DEV PHYCORE-ARM7/LPC2220622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K568-1757 - BOARD EVAL FOR LPC220X ARM MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-4320
935284897551
LPC2292FET144/01-S
LPC2292FET144/01-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2292FET144/01,5
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2292_2294_7
Product data sheet
6.5.1 Interrupt sources
6.5 Interrupt controller
The VIC accepts all of the interrupt request inputs and categorizes them as Fast Interrupt
Request (FIQ), vectored Interrupt Request (IRQ), and non-vectored IRQ as defined by
programmable settings. The programmable assignment scheme means that priorities of
interrupts from the various peripherals can be dynamically assigned and adjusted.
FIQ has the highest priority. If more than one request is assigned to FIQ, the VIC
combines the requests to produce the FIQ signal to the ARM processor. The fastest
possible FIQ latency is achieved when only one request is classified as FIQ, because then
the FIQ service routine can simply start dealing with that device. But if more than one
request is assigned to the FIQ class, the FIQ service routine can read a word from the VIC
that identifies which FIQ source(s) is (are) requesting an interrupt.
Vectored IRQs have the middle priority. Sixteen of the interrupt requests can be assigned
to this category. Any of the interrupt requests can be assigned to any of the 16 vectored
IRQ slots, among which slot 0 has the highest priority and slot 15 has the lowest.
Non-vectored IRQs have the lowest priority.
The VIC combines the requests from all the vectored and non-vectored IRQs to produce
the IRQ signal to the ARM processor. The IRQ service routine can start by reading a
register from the VIC and jumping there. If any of the vectored IRQs are requesting, the
VIC provides the address of the highest-priority requesting IRQs service routine,
otherwise it provides the address of a default routine that is shared by all the non-vectored
IRQs. The default routine can read another VIC register to see what IRQs are active.
Table 5
one interrupt line connected to the VIC, but may have several internal interrupt flags.
Individual interrupt flags may also represent more than one interrupt source.
Table 5.
Block
WDT
-
ARM Core
ARM Core
Timer 0
Timer 1
UART0
lists the interrupt sources for each peripheral function. Each peripheral device has
Interrupt sources
Flag(s)
Watchdog Interrupt (WDINT)
Reserved for software interrupts only
EmbeddedICE, DbgCommRx
EmbeddedICE, DbgCommTx
Match 0 to 3 (MR0, MR1, MR2, MR3)
Capture 0 to 3 (CR0, CR1, CR2, CR3)
Match 0 to 3 (MR0, MR1, MR2, MR3)
Capture 0 to 3 (CR0, CR1, CR2, CR3)
RX Line Status (RLS)
Transmit Holding Register Empty (THRE)
RX Data Available (RDA)
Character Time-out Indicator (CTI)
Auto-baud time-out (ABTO)
End of auto-baud (ABEO)
Rev. 7 — 4 December 2008
16/32-bit ARM microcontrollers with external memory interface
[1]
[1]
LPC2292/LPC2294
© NXP B.V. 2008. All rights reserved.
VIC channel #
0
1
2
3
4
5
6
17 of 53

Related parts for LPC2292FET144/01,5