AT32UC3A1128-AUT Atmel, AT32UC3A1128-AUT Datasheet - Page 515

no-image

AT32UC3A1128-AUT

Manufacturer Part Number
AT32UC3A1128-AUT
Description
IC MCU AVR32 128KB FLASH 100TQFP
Manufacturer
Atmel
Series
AVR®32 UC3r
Datasheets

Specifications of AT32UC3A1128-AUT

Core Processor
AVR
Core Size
32-Bit
Speed
66MHz
Connectivity
Ethernet, I²C, SPI, SSC, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
69
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Controller Family/series
AT32UC3A
No. Of I/o's
69
Ram Memory Size
32KB
Cpu Speed
66MHz
No. Of Timers
1
Rohs Compliant
Yes
Processor Series
AT32UC3x
Core
AVR32
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
2-Wire, RS-485, SPI, USART
Maximum Clock Frequency
66 MHz
Number Of Programmable I/os
69
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR32, EWAVR32-BL, KSK-EVK1100-PL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT, ATEXTWIFI, ATEVK1100, ATEVK1105
Minimum Operating Temperature
- 40 C
Package
100TQFP
Device Core
AVR32
Family Name
AT32
Maximum Speed
66 MHz
Operating Supply Voltage
1.8|3.3 V
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMR770-1008 - ISP 4PORT ATMEL AVR32 MCU SPIATSTK600-TQFP100 - STK600 SOCKET/ADAPTER 100-TQFPATEVK1100 - KIT DEV/EVAL FOR AVR32 AT32UC3A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A1128-AUT
Manufacturer:
Atmel
Quantity:
10 000
30.7.2.11.2 Control Write
Figure 30-15. Control Write
30.7.2.11.3 Control Read
Figure 30-16. Control Read
32058J–AVR32–04/11
USB Bus
RXSTPI
RXOUTI
TXINI
Wr Enable
HOST
Wr Enable
CPU
USB Bus
RXSTPI
RXOUTI
TXINI
SETUP
SETUP
Figure 30-15
necessarily send a NAK on the first IN token:
Figure 30-16
neous write requests from the CPU and the USB host.
A NAK handshake is always generated on the first status stage command.
When the controller detects the status stage, all the data written by the CPU is lost and clearing
TXINI has no effect.
The firmware checks if the transmission or the reception is complete.
SETUP
HW
•the Received OUT Data interrupt (RXOUTI) which is raised when a new OUT packet is
•the Transmitted IN Data interrupt (TXINI) which is raised when the current bank is ready to
•if the firmware knows the exact number of descriptor bytes that must be read, it can then
•or it can read the bytes and wait for the NAKed IN interrupt (NAKINI) which tells that all the
SETUP
received and which shall be cleared by firmware to acknowledge the packet and to free the
bank;
accept a new IN packet and which shall be cleared by firmware to send the packet.
anticipate the status stage and send a zero-length packet after the next IN token;
bytes have been sent by the host and that the transaction is now in the status stage.
HW
SW
SW
SW
shows a control read transaction. The USB controller has to manage the simulta-
shows a control write transaction. During the status stage, the controller will not
IN
HW
OUT
HW
DATA
SW
SW
DATA
IN
OUT
HW
SW
OUT
NAK
NAK
IN
STATUS
STATUS
SW
OUT
HW
IN
AT32UC3A
SW
515

Related parts for AT32UC3A1128-AUT