MCF5282CVF80J Freescale Semiconductor, MCF5282CVF80J Datasheet - Page 430

no-image

MCF5282CVF80J

Manufacturer Part Number
MCF5282CVF80J
Description
IC MPU 512K FLASH 256MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVF80J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF528x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5282-KIT
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVF80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
UART Modules
Table 23-7
Operating
23-10
MISC
Field
6–4
7
IPSBAR
Offset:
Reset:
Reserved, must be cleared.
MISC Field (this field selects a single command)
W
R
Modes,” show how these commands are used.
describes UCRn fields and commands. Examples in
0x00_0208 (UCR0)
0x00_0248 (UCR1)
0x00_0288 (UCR2)
000
001
010
011
100
101
110
111
0
0
7
NO COMMAND
RESET MODE
REGISTER POINTER
RESET RECEIVER
RESET
TRANSMITTER
RESET ERROR
STATUS
RESET BREAK
CHANGE INTERRUPT
START BREAK
STOP BREAK
Command
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
6
0
Figure 23-7. UART Command Registers (UCRn)
Table 23-7. UCRn Field Descriptions
Causes the mode register pointer to point to UMR1n.
Immediately disables the receiver, clears USRn[FFULL,RXRDY], and reinitializes
the receiver FIFO pointer. No other registers are altered. Because it places the
receiver in a known state, use this command instead of
reconfiguring the receiver.
Immediately disables the transmitter and clears USRn[TXEMP,TXRDY]. No other
registers are altered. Because it places the transmitter in a known state, use this
command instead of
Clears USRn[RB,FE,PE,OE]. Also used in block mode to clear all error bits after
a data block is received.
Clears the delta break bit, UISRn[DB].
Forces UTXDn low. If the transmitter is empty, break may be delayed up to one bit
time. If the transmitter is active, break starts when character transmission
completes. Break is delayed until any character in the transmitter shift register is
sent. Any character in the transmitter holding register is sent after the break.
Transmitter must be enabled for the command to be accepted. This command
ignores the state of UCTSn.
Causes UTXDn to go high (mark) within two bit times. Any characters in the
transmit buffer are sent.
MISC
0
5
0
4
Description
TRANSMITTER DISABLE
0
3
Section 23.4.2, “Transmitter and Receiver
Description
TC
when reconfiguring the transmitter.
0
2
RECEIVER DISABLE
Access: User write-only
Freescale Semiconductor
0
1
RC
0
when
0

Related parts for MCF5282CVF80J