MCF5282CVF80J Freescale Semiconductor, MCF5282CVF80J Datasheet - Page 631

no-image

MCF5282CVF80J

Manufacturer Part Number
MCF5282CVF80J
Description
IC MPU 512K FLASH 256MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVF80J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF528x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5282-KIT
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVF80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 30-9
Table 30-10
The DBR supports both aligned and misaligned references.
processor address, access size, and location within the 32-bit data bus.
30.4.6
The PBR defines an instruction address for use as part of the trigger. This register’s contents are compared
with the processor’s program counter register when TDR is configured appropriately. PBR bits are masked
by setting corresponding PBMR bits. Results are compared with the processor’s program counter register,
as defined in TDR.
Freescale Semiconductor
31–0
31–0
Bits
Bits
describes DBR fields.
Name
Program Counter Breakpoint/Mask Registers (PBR, PBMR)
Name
Mask
Data
describes DBMR fields.
Data breakpoint value. Contains the value to be compared with the data value from the processor’s
local bus as a breakpoint trigger.
Data breakpoint mask. The 32-bit mask for the data breakpoint trigger. Clearing a DBR bit allows the
corresponding DBR bit to be compared to the appropriate bit of the processor’s local data bus. Setting
a DBMR bit causes that bit to be ignored.
Figure 30-9
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
Table 30-11. Access Size and Operand Data Location
shows the PC breakpoint register.
A[1:0]
00
01
10
11
Table 30-10. DBMR Field Descriptions
0x
1x
xx
Table 30-9. DBR Field Descriptions
Access Size
Longword
Word
Word
Byte
Byte
Byte
Byte
Description
Description
Operand Location
Table 30-11
D[31:24]
D[23:16]
D[31:16]
D[15:8]
D[15:0]
D[31:0]
D[7:0]
shows relationships between
Debug Support
30-13

Related parts for MCF5282CVF80J