M30620FCAFP#U5 Renesas Electronics America, M30620FCAFP#U5 Datasheet - Page 488

IC M16C MCU FLASH 100QFP

M30620FCAFP#U5

Manufacturer Part Number
M30620FCAFP#U5
Description
IC M16C MCU FLASH 100QFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheets

Specifications of M30620FCAFP#U5

Core Processor
M16C/60
Core Size
16-Bit
Speed
16MHz
Connectivity
SIO, UART/USART
Peripherals
DMA, PWM, WDT
Number Of I /o
85
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-QFP
Package
100PQFP
Family Name
M16C
Maximum Speed
16 MHz
Operating Supply Voltage
5 V
Data Bus Width
16|32 Bit
Number Of Programmable I/os
87
Interface Type
SIM/UART
On-chip Adc
10-chx10-bit
On-chip Dac
2-chx8-bit
Number Of Timers
11
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30620FCAFP#U5M30620FCAFP
Manufacturer:
QFP
Quantity:
513
Company:
Part Number:
M30620FCAFP#U5M30620FCAFP
Quantity:
1 640
Company:
Part Number:
M30620FCAFP#U5M30620FCAFP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30620FCAFP#U5M30620FCAFP#D3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30620FCAFP#U5M30620FCAFP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Multiple Interrupts
Table 2.14.1. Settings of interrupt priority levels
Figure 2.14.4. Hardware interrupts priorities
Reset > NMI > DBC > Watchdog timer > Peripheral I/O > Single step > Address match
Interrupt priority
level select bit
(5) Interrupt Priority
0
0
0
1
1
1
1
b2 b1 b0
0
The interrupt enable flag (I flag), the interrupt request bit, the interrupt priority select bit, and the IPL
are independent, and they are not affected by one another.
When either the IPL or the interrupt priority level is changed, the new level is reflected to the interrupt
in the following timing:
If there are two or more interrupt requests occurring at a point in time within a single sampling (check-
ing whether interrupt requests are made), the interrupt assigned a higher priority is accepted.
Assign an arbitrary priority to maskable interrupts (peripheral I/O interrupts) using the interrupt priority
level select bit. If the same interrupt priority level is assigned, however, the interrupt assigned a higher
hardware priority is accepted.
Priorities of the special interrupts, such as Reset (dealt with as an interrupt assigned the highest
priority), watchdog timer interrupt, etc. are regulated by hardware.
Figure 2.14.4 shows the priorities of hardware interrupts.
Software interrupts are not affected by the interrupt priority. If an instruction is executed, control
branches invariably to the interrupt routine.
0
0
1
0
0
1
1
1
• When changing the IPL using the REIT instruction, the reflection takes effect as of the instruction
• When changing the IPL using either the POPC, LDC or LDIPL instruction, the reflection takes
• When changing the interrupt priority level using the MOV or similar instruction, the reflection takes
0
1
0
0
1
0
1
1
that is executed in 2 clock cycles after the last clock cycle in volved in the REIT instruction.
effect as of the instruction that is executed in 3 cycles after the last clock cycle involved in the
instruction used.
effect as of the instruction that is executed in 2 clock cycles after the last clock cycle involved in
the instruction used.
_______
Level 0 (interrupt disabled)
Level 1
Level 2
Level 3
Level 4
Level 5
Level 6
Level 7
________
Interrupt priority
level
Priority
order
High
Low
Table 2.14.2. Interrupt levels enabled according
IPL
0
0
0
1
1
1
1
0
2
IPL
IPL
0
0
1
0
0
1
1
1
1
IPL
0
1
0
0
1
0
1
1
0
to the contents of the IPL
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Interrupt levels 1 and above are enabled
All maskable interrupts are disabled
Interrupt levels 2 and above are enabled
Interrupt levels 3 and above are enabled
Interrupt levels 4 and above are enabled
Interrupt levels 5 and above are enabled
Interrupt levels 6 and above are enabled
Interrupt levels 7 and above are enabled
Enabled interrupt priority levels
M16C / 62A Group
Mitsubishi microcomputers
2-169

Related parts for M30620FCAFP#U5