Z8F042AHH020SC00TR Zilog, Z8F042AHH020SC00TR Datasheet - Page 117

IC ENCORE XP MCU FLASH 4K 20SSOP

Z8F042AHH020SC00TR

Manufacturer Part Number
Z8F042AHH020SC00TR
Description
IC ENCORE XP MCU FLASH 4K 20SSOP
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheets

Specifications of Z8F042AHH020SC00TR

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
IrDA, UART/USART
Peripherals
Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT
Number Of I /o
17
Program Memory Size
4KB (4K x 8)
Program Memory Type
FLASH
Eeprom Size
128 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 7x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
20-SSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
Z8F042AHH020SC00T
PS022825-0908
Note:
send. This action provides 7 bit periods of latency to load the Transmit Data register
before the Transmit shift register completes shifting the current character. Writing to the
UART Transmit Data register clears the TDRE bit to 0.
Receiver Interrupts
The receiver generates an interrupt when any of the following occurs:
UART Overrun Errors
When an overrun error condition occurs the UART prevents overwriting of the valid data
currently in the Receive Data register. The Break Detect and Overrun status bits are not
displayed until after the valid data has been read.
After the valid data has been read, the UART Status 0 register is updated to indicate the
overrun condition (and Break Detect, if applicable). The RDA bit is set to 1 to indicate that
the Receive Data register contains a data byte. However, because the overrun error
occurred, this byte may not contain valid data and must be ignored. The BRKD bit indi-
cates if the overrun was caused by a break condition on the line. After reading the status
byte indicating an overrun error, the Receive Data register must be read again to clear the
error bits is the UART Status 0 register. Updates to the Receive Data register occur only
when the next data word is received.
UART Data and Error Handling Procedure
Figure 15
service routines.
A data byte is received and is available in the UART Receive Data register. This
interrupt can be disabled independently of the other receiver interrupt sources. The
received data interrupt occurs after the receive character has been received and placed
in the Receive Data register. To avoid an overrun error, software must respond to this
received data available condition before the next character is completely received.
In MULTIPROCESSOR mode (
dent on the multiprocessor configuration and the most recent address byte.
A break is received.
An overrun is detected.
A data framing error is detected.
displays the recommended procedure for use in UART receiver interrupt
MPEN =
1), the receive data interrupts are depen-
Universal Asynchronous Receiver/Transmitter
Z8 Encore! XP
Product Specification
®
F082A Series
106

Related parts for Z8F042AHH020SC00TR