X5329P-2.7A Intersil, X5329P-2.7A Datasheet - Page 7

no-image

X5329P-2.7A

Manufacturer Part Number
X5329P-2.7A
Description
IC SUPERVISOR CPU 32K EE 8-DIP
Manufacturer
Intersil
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of X5329P-2.7A

Number Of Voltages Monitored
1
Output
Open Drain or Open Collector
Reset
Active High
Reset Timeout
100 ms Minimum
Voltage - Threshold
2.93V
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
8-DIP (0.300", 7.62mm)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
SPI SERIAL MEMORY
The memory portion of the device is a CMOS Serial
EEPROM array with Intersil’s block lock protection. The
array is internally organized as x 8. The device features a
Serial Peripheral Interface (SPI) and software protocol
allowing operation on a simple four-wire bus.
The device utilizes Intersil’s proprietary Direct Write
cell, providing a minimum endurance of 100,000
cycles and a minimum data retention of 100 years.
The device is designed to interface directly with the
synchronous Serial Peripheral Interface (SPI) of many
popular microcontroller families. It contains an 8-bit
instruction register that is accessed via the SI input,
with data being clocked in on the rising edge of SCK.
CS must be LOW during the entire operation.
All instructions (Table 1), addresses and data are
transferred MSB first. Data input on the SI line is
latched on the first rising edge of SCK after CS goes
LOW. Data is output on the SO line by the falling edge
of SCK. SCK is static, allowing the user to stop the
clock and then start it again to resume operations
where left off.
Table 1. Instruction Set
Note:
Table 2. Block Protect Matrix
Instruction Name
WREN CMD
WRDI/RFLB
WEL
*Instructions are shown MSB in leftmost position. Instructions are transferred MSB first.
WRITE
WREN
WRSR
0
1
1
1
RSDR
READ
SFLB
Status Register
WPEN
Instruction Format*
X
X
1
0
7
0000 0110
0000 0000
0000 0100
0000 0101
0000 0001
0000 0011
0000 0010
Device Pin
WP#
X
X
0
1
Set the Write Enable Latch (Enable Write Operations)
Set Flag Bit
Reset the Write Enable Latch/Reset Flag Bit
Read Status Register
Write Status Register (Block Lock, WPEN & Flag Bits)
Read Data from Memory Array Beginning at Selected Address
Write Data to Memory Array Beginning at Selected Address
X5328, X5329
Protected Block
Protected
Protected
Protected
Protected
Block
Write Enable Latch
The device contains a Write Enable Latch. This latch
must be SET before a Write Operation is initiated. The
WREN instruction will set the latch and the WRDI
instruction will reset the latch (Figure 3). This latch is
automatically reset upon a power-up condition and
after the completion of a valid Write Cycle.
Status Register
The RDSR instruction provides access to the Status
Register. The Status Register may be read at any
time, even during a Write Cycle. The Status Register
is formatted as follows:
*Bits (5,4) should be written as ‘1’ only.
The Write-In-Progress (WIP) bit is a volatile, read only
bit and indicates whether the device is busy with an
internal nonvolatile write operation. The WIP bit is read
using the RDSR instruction. When set to a “1”, a non-
volatile write operation is in progress. When set to a
“0”, no write is in progress.
WPEN
7
Unprotected Block
FLB
6
Operation
Protected
Writable
Writable
Writable
Block
1*
5
1*
4
BL1
3
WPEN, BL0, BL1,
Status Register
BL0
2
WD0, WD1
Protected
Protected
Writable
Writable
WEL
October 17, 2005
1
FN8132.1
WIP
0

Related parts for X5329P-2.7A