WJLXT972MLC.A4-864115 Cortina Systems Inc, WJLXT972MLC.A4-864115 Datasheet - Page 43

no-image

WJLXT972MLC.A4-864115

Manufacturer Part Number
WJLXT972MLC.A4-864115
Description
TXRX ETH 10/100 SGL PORT 48-LQFP
Manufacturer
Cortina Systems Inc

Specifications of WJLXT972MLC.A4-864115

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
1008-1044

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WJLXT972MLC.A4-864115
Manufacturer:
Cortina Systems Inc
Quantity:
10 000
LXT972M PHY
Datasheet
302875, Revision 5.2
13 September 2007
5.8.5
5.8.6
5.8.7
5.8.8
5.9
5.9.1
Note:
Cortina Systems
Link Failure
Link failure occurs if the Link Integrity Test is enabled and link pulses or packets stop
being received. If this condition occurs, the LXT972M PHY returns to the auto-negotiation
phase if auto-negotiation is enabled. If the Link Integrity Test function is disabled by
setting Configuration register bit 16.14 to ‘1’, the LXT972M PHY transmits packets,
regardless of link status.
10BASE-T SQE (Heartbeat)
By default, the Signal Quality Error (SQE) or heartbeat function is disabled on the
LXT972M PHY. To enable this function, set register bit 16.9 = 1. When this function is
enabled, the LXT972M PHY asserts its COL output for 5 to 15 bit times (BT) after each
packet. For SQE timing parameters, see
on page
10BASE-T Jabber
If a transmission exceeds the jabber timer, the LXT972M PHY disables the transmit and
loopback functions. For jabber timing parameters, see
Unjabber Timing, on page
The LXT972M PHY automatically exits jabber mode after the unjabber time has expired.
This function can be disabled by setting register bit 16.10 = 1.
10BASE-T Polarity Correction
The LXT972M PHY automatically detects and corrects for the condition in which the
receive signal (TPIP/N) is inverted. Reversed polarity is detected if eight inverted link
pulses, or four inverted end-of-frame (EOF) markers, are received consecutively. If link
pulses or data are not received by the maximum receive time-out period (96 to 128 ms),
the polarity state is reset to a non-inverted state.
When polarity reversal is detected in 10BASE-T operation, register 17.5 is set to 1. (For
details, see bit 17.5 in
Monitoring Operations
Monitoring Auto-Negotiation
Auto-negotiation can be monitored as follows:
When the LXT972M PHY detects incorrect polarity for a 10BASE-T operation, register bit
17.5 is set to ‘1’.
®
• If the Link Integrity Test function is disabled (which can be done by setting
• register bit 17.7 is set to ‘1’ once the auto-negotiation process is completed.
• register bits 1.2 and 17.10 are set to ‘1’ once the link is established.
• register bits 17.14 and 17.9 can be used to determine the link operating conditions
LXT972M Single-Port 10/100 Mbps PHY Transceiver
Configuration register bit 16.14 to ‘1’), the LXT972M PHY transmits to the connection
regardless of detected link pulses.
(speed and duplex).
59.
Table 51, Status Register #2 - Address 17, Hex 11, on page
59.
Figure 27, 10BASE-T SQE (Heartbeat) Timing,
Figure 26, 10BASE-T Jabber and
5.9 Monitoring Operations
Page 43
73.)

Related parts for WJLXT972MLC.A4-864115