PIC18F2550T-I/SO Microchip Technology, PIC18F2550T-I/SO Datasheet - Page 119

no-image

PIC18F2550T-I/SO

Manufacturer Part Number
PIC18F2550T-I/SO
Description
IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,SOP,28PIN,PLASTIC
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2550T-I/SO

Rohs Compliant
YES
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (7.5mm Width)
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
SPI, I2C, EAUSART
Maximum Clock Frequency
48 MHz
Number Of Programmable I/os
24
Number Of Timers
4
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DM163025, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 10 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
I3-DB18F4550 - BOARD DAUGHTER ICEPIC3DM163025 - PIC DEM FULL SPEED USB DEMO BRD
Lead Free Status / Rohs Status
 Details
TABLE 10-3:
© 2009 Microchip Technology Inc.
RB0/AN12/
INT0/FLT0/
SDI/SDA
RB1/AN10/
INT1/SCK/
SCL
RB2/AN8/
INT2/VMO
RB3/AN9/
CCP2/VPO
RB4/AN11/
KBI0/CSSPP
RB5/KBI1/
PGM
Legend:
Note 1:
Pin
2:
3:
4:
OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input,
I
overridden for this option)
Configuration on POR is determined by PBADEN Configuration bit. Pins are configured as analog inputs when
PBADEN is set and digital inputs when PBADEN is cleared.
Alternate pin assignment for CCP2 when CCP2MX = 0. Default assignment is RC1.
All other pin functions are disabled when ICSP™ or ICD operation is enabled.
40/44-pin devices only.
2
C/SMB = I
CSSPP
Function
CCP2
PORTB I/O SUMMARY
AN12
AN10
AN11
FLT0
VMO
PGM
INT0
INT1
INT2
VPO
KBI0
KBI1
RB0
SDA
RB1
SCK
SCL
RB2
AN8
RB3
AN9
RB4
RB5
SDI
2
(2)
(4)
C/SMBus input buffer, TTL = TTL Buffer Input, x = Don’t care (TRIS bit does not affect port direction or is
Setting
TRIS
0
1
1
1
1
1
1
1
0
1
1
1
0
1
0
1
0
1
1
1
0
0
1
1
0
1
0
0
1
1
1
0
0
1
1
x
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
I/O
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
I
I
I/O Type
PIC18F2455/2550/4455/4550
2
2
C/SMB I
C/SMB I
ANA
ANA
ANA
ANA
ANA
DIG
TTL
DIG
DIG
TTL
DIG
DIG
DIG
TTL
DIG
DIG
TTL
DIG
DIG
DIG
TTL
TTL
DIG
DIG
TTL
TTL
ST
ST
ST
ST
ST
ST
ST
ST
LATB<0> data output; not affected by analog input.
PORTB<0> data input; weak pull-up when RBPU bit is cleared.
Disabled when analog input enabled.
A/D Input Channel 12.
External Interrupt 0 input.
Enhanced PWM Fault input (ECCP1 module); enabled in software.
SPI data input (MSSP module).
I
LATB<1> data output; not affected by analog input.
PORTB<1> data input; weak pull-up when RBPU bit is cleared.
Disabled when analog input enabled.
A/D Input Channel 10.
External Interrupt 1 input.
SPI clock output (MSSP module); takes priority over port data.
SPI clock input (MSSP module).
I
LATB<2> data output; not affected by analog input.
PORTB<2> data input; weak pull-up when RBPU bit is cleared.
Disabled when analog input enabled.
A/D input channel 8.
External Interrupt 2 input.
External USB transceiver VMO data output.
LATB<3> data output; not affected by analog input.
PORTB<3> data input; weak pull-up when RBPU bit is cleared.
Disabled when analog input enabled.
A/D Input Channel 9.
CCP2 compare and PWM output.
CCP2 capture input.
External USB transceiver VPO data output.
LATB<4> data output; not affected by analog input.
PORTB<4> data input; weak pull-up when RBPU bit is cleared.
Disabled when analog input enabled.
A/D Input Channel 11.
Interrupt-on-pin change.
SPP chip select control output.
LATB<5> data output.
PORTB<5> data input; weak pull-up when RBPU bit is cleared.
Interrupt-on-pin change.
Single-Supply Programming mode entry (ICSP™). Enabled by LVP
Configuration bit; all other pin functions disabled.
2
2
2
2
C™ data output (MSSP module); takes priority over port data.
C data input (MSSP module); input type depends on module setting.
C clock output (MSSP module); takes priority over port data.
C clock input (MSSP module); input type depends on module setting.
(1)
(1)
(1)
(1)
(1)
Description
(1)
(1)
(1)
(1)
(1)
DS39632E-page 117

Related parts for PIC18F2550T-I/SO