AD9627-125EBZ Analog Devices Inc, AD9627-125EBZ Datasheet - Page 42

no-image

AD9627-125EBZ

Manufacturer Part Number
AD9627-125EBZ
Description
12Bit 125 Msps Dual 1.8V PB Free ADC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9627-125EBZ

Number Of Adc's
2
Number Of Bits
12
Sampling Rate (per Second)
125M
Data Interface
Serial
Inputs Per Adc
1 Differential
Input Range
2 Vpp
Power (typ) @ Conditions
900mW @ 125MSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD9627
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9627
CONFIGURATION WITHOUT THE SPI
In applications that do not interface to the SPI control registers,
the SDIO/DCS pin, the SCLK/DFS pin, the SMI SDO/OEB pin,
and the SMI SCLK/PDWN pin serve as standalone CMOS-
compatible control pins. When the device is powered up, it is
assumed that the user intends to use the pins as static control
lines for the duty cycle stabilizer, output data format, output
enable, and power-down feature control. In this mode, the CSB
chip select should be connected to AVDD, which disables the
serial port interface.
Table 23. Mode Selection
Pin
SDIO/DCS
SCLK/DFS
SMI SDO/OEB
SMI SCLK/PDWN
SCLK
SDIO
CSB
DON’T CARE
DON’T CARE
t
S
AVDD
R/W
External
Voltage
AVDD (default)
AGND
AVDD
AGND (default)
AVDD
AGND (default)
AGND (default)
t
DS
W1
W0
t
DH
Configuration
Duty cycle stabilizer enabled
Duty cycle stabilizer disabled
Twos complement enabled
Offset binary enabled
Outputs in high impedance
Outputs enabled
Chip in power-down or
standby
Normal operation
A12
t
HIGH
A11
t
Figure 73. Serial Port Interface Timing Diagram
LOW
A10
A9
Rev. B | Page 42 of 76
t
CLK
A8
A7
SPI ACCESSIBLE FEATURES
Table 24 provides a brief description of the general features that
are accessible via the SPI. These features are described in detail
in Application Note AN-877, Interfacing to High Speed ADCs via
SPI. The AD9627 part-specific features are described in detail
following Table 25, the external memory map register table.
Table 24. Features Accessible Using the SPI
Feature Name
Mode
Clock
Offset
Test I/O
Output Mode
Output Phase
Output Delay
VREF
D5
D4
Description
Allows the user to set either power-down mode
or standby mode
Allows the user to access the DCS via the SPI
Allows the user to digitally adjust the
converter offset
Allows the user to set test modes to have
known data on output bits
Allows the user to set up outputs
Allows the user to set the output clock polarity
Allows the user to vary the DCO delay
Allows the user to set the reference voltage
D3
D2
D1
D0
t
H
DON’T CARE
DON’T CARE

Related parts for AD9627-125EBZ