MT16JSS51264HY-1G1A1 Micron Technology Inc, MT16JSS51264HY-1G1A1 Datasheet - Page 4

no-image

MT16JSS51264HY-1G1A1

Manufacturer Part Number
MT16JSS51264HY-1G1A1
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT16JSS51264HY-1G1A1

Main Category
DRAM Module
Sub-category
DDR3 SDRAM
Module Type
204SODIMM
Device Core Size
64b
Organization
512Mx64
Total Density
4GByte
Maximum Clock Rate
1.066GHz
Operating Supply Voltage (typ)
1.5V
Operating Current
2.24A
Number Of Elements
16
Operating Supply Voltage (max)
1.575V
Operating Supply Voltage (min)
1.425V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Pin Count
204
Mounting
Socket
Lead Free Status / RoHS Status
Compliant
Table 5:
PDF: 09005aef832ed836/Source: 09005aef832ed8fb
JSS16C512x64H.fm - Rev. B 12/08 EN
RAS#, CAS#,
DQS#[7:0]
DQS[7:0],
ODT[1:0]
DQ[63:0]
Symbol
CK#[1:0]
CKE[1:0]
DM[7:0]
CK[1:0],
EVENT#
Vddspd
A[14:0]
BA[2:0]
RESET#
SA[1:0]
Vrefdq
S#[1:0]
Vrefca
WE#
SDA
Vdd
SCL
Vss
Vtt
NC
Pin Descriptions
(open drain)
(LVCMOS)
Output
Supply
Supply
Supply
Supply
Supply
Supply
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Type
I/O
I/O
I/O
Description
Address inputs: Provide the row address for ACTIVATE commands, and the column
address and auto precharge bit (A10) for READ/WRITE commands, to select one location
out of the memory array in the respective bank. A10 is sampled during a PRECHARGE
command to determine whether the PRECHARGE applies to one bank (A10 LOW, bank
selected by BA[2:0]) or all banks (A10 HIGH). If only one bank is to be precharged, the
bank is selected by BA. A12 is also used for BC4/BL8 identification as “BL on-the-fly”
during CAS commands. The address inputs also provide the op-code during the mode
register command set
Bank address inputs: BA[2:0] define the device bank to which an ACTIVATE, READ,
WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register
(MR0, MR1, MR2, and MR3) is loaded during the LOAD MODE command.
Clock: CK and CK# are differential clock inputs. All control, command, and address input
signals are sampled on the crossing of the positive edge of CK and the negative edge of
CK#.
Clock enable: CKE enables (registered HIGH) and disables (registered LOW) internal
circuitry and clocks on the DRAM.
Input data mask: DM is an input mask signal for write data. Input data is masked when
DM is sampled HIGH, along with the input data, during a write access. DM is sampled on
both edges of the DQS. Although the DM pins are input-only, the DM loading is designed
to match that of the DQ and DQS pins.
On-die termination: ODT enables (registered HIGH) and disables (registered LOW)
termination resistance internal to the DRAM. When enabled in normal operation, ODT is
only applied to the following pins: DQ, DQS, DQS#, and DM. The ODT input will be
ignored if disabled via the LOAD MODE command.
Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being
entered.
Reset: RESET# is an active LOW CMOS input referenced to Vss.The RESET# input receiver is
a CMOS input defined as a rail-to-rail signal with DC HIGH ≥ 0.8 × Vdd and DC LOW
≤ 0.2 × Vdd.
Chip select: S# enables (registered LOW) and disables (registered HIGH) the command
decoder.
Serial address inputs: These pins are used to configure the temperature sensor/SPD
EEPROM address range on the I
Serial clock for temperature sensor/SPD EEPROM: SCL is used to synchronize
communication to and from the temperature sensor/SPD EEPROM.
Data input/output: Bidirectional data bus.
Data strobe: DQS and DQS# are differential data strobes. Output with read data. Edge-
aligned with read data. Input with write data. Center-aligned with write data.
Serial data: SDA is a bidirectional pin used to transfer addresses and data into and out of
the temperature sensor/SPD EEPROM on the module on the I
Temperature event: The EVENT# pin is asserted by the temperature sensor when critical
temperature thresholds have been exceeded.
Power supply: 1.5V ±0.075V. The component Vdd and Vddq are connected to the
module Vdd.
Temperature sensor/SPD EEPROM power supply: +3.0V to +3.6V.
Reference voltage: Control, command, and address (Vdd/2).
Reference voltage: DQ, DM (Vdd/2).
Ground.
Termination voltage: Used for control, command, and address (Vdd/2).
No connect: These pins are not connected on the module.
.
4GB (x64, DR): 204-Pin DDR3 SDRAM SODIMM
4
2
C bus.
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Pin Assignments and Descriptions
2
C bus.
©2008 Micron Technology, Inc. All rights reserved.

Related parts for MT16JSS51264HY-1G1A1