MT18HVF25672PY-800E1 Micron Technology Inc, MT18HVF25672PY-800E1 Datasheet - Page 11

no-image

MT18HVF25672PY-800E1

Manufacturer Part Number
MT18HVF25672PY-800E1
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT18HVF25672PY-800E1

Main Category
DRAM Module
Sub-category
DDR2 SDRAM
Module Type
240RDIMM
Device Core Size
72b
Organization
256Mx72
Total Density
2GByte
Chip Density
1Gb
Access Time (max)
40ps
Maximum Clock Rate
800MHz
Operating Supply Voltage (typ)
1.8V
Operating Current
2.88A
Number Of Elements
18
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Pin Count
240
Mounting
Socket
Lead Free Status / RoHS Status
Compliant
Serial Presence-Detect
Table 12:
Table 13:
PDF: 09005aef82255aba/Source: 09005aef81c753af
HVF18C128x72.fm - Rev. C 3/07 EN
Parameter/Condition
Parameter/Condition
Supply voltage
Input high voltage: Logic 1; All inputs
Input low voltage: Logic 0; All inputs
Output low voltage: I
Input leakage current: V
Output leakage current: V
Standby current
Power supply current, READ: SCL clock frequency = 100 kHz
Power supply current, WRITE: SCL clock frequency = 100 kHz
SCL LOW to SDA data-out valid
Time the bus must be free before a new transition can start
Data-out hold time
SDA and SCL fall time
Data-in hold time
Start condition hold time
Clock HIGH period
Noise suppression time constant at SCL, SDA inputs
Clock LOW period
SDA and SCL rise time
SCL clock frequency
Data-in setup time
Start condition setup time
Stop condition setup time
WRITE cycle time
Serial Presence-Detect EEPROM DC Operating Conditions
All voltages referenced to V
Serial Presence-Detect EEPROM AC Operating Conditions
All voltages referenced to V
Notes:
OUT
IN
= 3mA
OUT
= GND to V
1. To avoid spurious start and stop conditions, a minimum delay is placed between SCL = 1 and
2. This parameter is sampled.
3. For a restart condition, or following a WRITE cycle.
4. The SPD EEPROM WRITE cycle time (
= GND to V
the falling or rising edge of SDA.
sequence to the end of the EEPROM internal ERASE/PROGRAM cycle. During the WRITE
cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up
resistance, and the EEPROM does not respond to its slave address.
DD
SS
SS
DD
; V
; V
DDSPD
DDSPD
1GB (x72, ECC, SR) 240-Pin DDR2 SDRAM VLP RDIMM
= +1.7V to +3.6V
= +1.7V to +3.6V
11
t
Symbol
Symbol
t
t
t
t
HD:DAT
V
HD:STA
SU:DAT
SU:STA
SU:STO
t
t
t
t
t
I
HIGH
DDSPD
LOW
f
WRC
t
t
I
WRC) is the time from a valid stop condition of a write
V
BUF
V
CC W
V
I
SCL
I
CC R
AA
DH
I
t
t
LO
SB
t
OL
LI
R
IH
F
I
IL
Micron Technology, Inc., reserves the right to change products or specifications without notice.
V
Min
DDSPD
200
100
0.2
1.3
0.6
0.6
1.3
0.6
0.6
0
Min
–0.6
0.10
0.05
1.7
1.6
0.4
2
× 0.7
Max
300
400
Serial Presence-Detect
0.9
0.3
50
10
©2003 Micron Technology, Inc. All rights reserved.
V
V
DDSPD
DDSPD
Max
3.6
0.4
Units
3
3
4
1
3
kHz
ms
µs
µs
ns
ns
µs
µs
µs
ns
µs
µs
ns
µs
µs
+ 0.5
× 0.3
Notes
Units
mA
mA
µA
µA
µA
1
2
2
3
4
V
V
V
V

Related parts for MT18HVF25672PY-800E1