GS816218BD-150I GSI TECHNOLOGY, GS816218BD-150I Datasheet - Page 28

no-image

GS816218BD-150I

Manufacturer Part Number
GS816218BD-150I
Description
Manufacturer
GSI TECHNOLOGY
Datasheet

Specifications of GS816218BD-150I

Density
18Mb
Access Time (max)
7.5ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
133.3MHz
Operating Supply Voltage (typ)
2.5/3.3V
Address Bus
20b
Package Type
FBGA
Operating Temp Range
-40C to 85C
Number Of Ports
2
Supply Current
185mA
Operating Supply Voltage (min)
2.3/3V
Operating Supply Voltage (max)
2.7/3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
165
Word Size
18b
Number Of Words
1M
Lead Free Status / RoHS Status
Not Compliant
IDCODE
SAMPLE-Z
RFU
Rev: 1.07 9/2008
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command.
Then the EXTEST command is used to output the Boundary Scan Register’s contents, in parallel, on the RAM’s data output
drivers on the falling edge of TCK when the controller is in the Update-IR state.
Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruc-
tion is selected, the sate of all the RAM’s input and I/O pins, as well as the default values at Scan Register locations not asso-
ciated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR
state, the RAM’s output pins drive out the value of the Boundary Scan Register location with which each output pin is associ-
ated.
The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and
places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction
loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.
If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-
Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR
state.
These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.
28/37
GS816218/36B(B/D)
© 2004, GSI Technology

Related parts for GS816218BD-150I