LMK01000ISQX/NOPB National Semiconductor, LMK01000ISQX/NOPB Datasheet - Page 12

IC CLK BUFFER/DVDR/DISTR 48-LLP

LMK01000ISQX/NOPB

Manufacturer Part Number
LMK01000ISQX/NOPB
Description
IC CLK BUFFER/DVDR/DISTR 48-LLP
Manufacturer
National Semiconductor
Type
Fanout Buffer (Distribution), Dividerr
Datasheet

Specifications of LMK01000ISQX/NOPB

Number Of Circuits
1
Ratio - Input:output
2:8
Differential - Input:output
Yes/Yes
Input
Clock
Output
LVDS, LVPECL
Frequency - Max
1.6GHz
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LLP
Frequency-max
1.6GHz
For Use With
LMK01000EVAL - BOARD EVALUATION FOR LMK01000
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
LMK01000ISQX

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LMK01000ISQX/NOPB
Manufacturer:
IR
Quantity:
23 000
www.national.com
2.3 REGISTER R0 to R7
Registers R0 through R7 control the eight clock outputs. Reg-
ister R0 controls CLKout0, Register R1 controls CLKout1, and
so on. There is one additional bit in register R0 called RESET.
2.3.1 Reset Bit -- R0 only
This bit is only in register R0. The use of this bit is optional
and it should be set to '0' if not used. Setting this bit to a '1'
forces all registers to their power-on-reset condition and
therefore automatically clears this bit. If this bit is set, all other
R0 bits are ignored and R0 needs to be programmed again if
used with its proper values and RESET = 0.
2.3.2 CLKoutX_MUX[1:0] -- Clock Output Multiplexers
These bits control the Clock Output Multiplexer for each clock
output. Changing between the different modes changes the
blocks in the signal path and therefore incurs a delay relative
to the Bypassed mode. The different MUX modes and asso-
ciated delays are listed below.
2.3.3 CLKoutX_DIV[7:0] -- Clock Output Dividers
These bits control the clock output divider value. In order for
these dividers to be active, the respective CLKoutX_MUX
(See Section 2.3.2) bit must be set to either "Divided" or "Di-
vided and Delayed" mode. After all the dividers are pro-
gramed, the SYNC* pin must be used to ensure that all edges
of the clock outputs are aligned (See Section 1.5). By adding
the divider block to the output path a fixed delay of approxi-
mately 100 ps is incurred.
The actual Clock Output Divide value is twice the binary value
programmed as listed in the table below.
RESET
CLKoutX_MUX
CLKoutX_EN
CLKoutX_DIV
CLKoutX_DLY
CLKin_SELECT
EN_CLKout_Global
POWERDOWN
CLKoutX_MUX
[1:0]
Bit Name
0
1
2
3
Bypassed (default)
Divided and
Delayed
Delayed
Divided
Mode
Bit Value
Default
0
0
0
1
0
0
1
0
Default Register Settings after Power-on-Reset
No reset, normal operation
Bypassed
Disabled
Divide by 2
0 ps
CLKin1
Normal - CLKouts normal
Normal - Device active
(In addition to the
(In addition to the
Bypassed Mode
Added Delay
programmed
programmed
Relative to
100 ps
400 ps
500 ps
delay)
delay)
0 ps
Bit State
12
Aside from this, the functions of these bits are identical. The
X in CLKoutX_MUX, CLKoutX_DIV, CLKoutX_DLY, and
CLKoutX_EN denote the actual clock output which may be
from 0 to 7.
2.3.4 CLKoutX_DLY[3:0] -- Clock Output Delays
These bits control the delay stages for each clock output. In
order for these delays to be active, the respective
CLKoutX_MUX (See Section 2.3.2) bit must be set to either
"Delayed" or "Divided and Delayed" mode. By adding the de-
lay block to the output path a fixed delay of approximately 400
ps is incurred in addition to the delay shown in the table below.
0
0
0
0
0
0
1
.
CLKoutX_DLY[3:0]
Reset to power on defaults
CLKoutX mux mode
CLKoutX enable
CLKoutX clock divide
CLKoutX clock delay
Select CLKin0 or CLKin1
Global clock output enable
Device power down
0
0
0
0
0
0
1
.
CLKoutX_DIV[7:0]
Bit Description
0
0
0
0
0
0
1
.
10
11
12
13
14
15
0
1
2
3
4
5
6
7
8
9
0
0
0
0
0
0
1
.
0
0
0
0
0
0
1
.
0
0
0
0
1
1
1
.
0
0
1
1
0
0
1
.
Register
R0 to R7
Delay (ps)
0 (default)
0
1
0
1
0
1
1
.
R14
R0
1050
1200
1350
1500
1650
1800
1950
2100
2250
150
300
450
600
750
900
Clock Output
Divider value
2 (default)
Invalid
Location
510
10
...
4
6
8
18:17
15:8
7:4
Bit
31
16
29
27
26

Related parts for LMK01000ISQX/NOPB