Z84C3006PEG Zilog, Z84C3006PEG Datasheet - Page 45

IC 6MHZ Z80 CMOS CTC 28-PDIP

Z84C3006PEG

Manufacturer Part Number
Z84C3006PEG
Description
IC 6MHZ Z80 CMOS CTC 28-PDIP
Manufacturer
Zilog
Type
Counter/Timer Circuit (CTC)r
Series
Z80r
Datasheets

Specifications of Z84C3006PEG

Frequency
6MHz
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
8mA
Operating Temperature
-40°C ~ 100°C
Package / Case
28-DIP (0.600", 15.24mm)
Processor Series
Z84C3xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
6 MHz
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
Filter Terminals
SMD
Ic Generic Number
84C30
Operating Temperature Min
-40°C
Operating Temperature Max
100°C
Clock Frequency
6MHz
Rohs Compliant
Yes
Cpu Speed
6MHz
Digital Ic Case Style
DIP
No. Of Pins
28
Supply Voltage Range
5V
Operating Temperature Range
-40°C To +100°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Count
-
Lead Free Status / Rohs Status
 Details
Other names
269-3910
Z84C3006PEG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z84C3006PEG
Manufacturer:
ZILOG
Quantity:
1 980
Part Number:
Z84C3006PEG
Manufacturer:
Zilog
Quantity:
1 722
Part Number:
Z84C3006PEG
Manufacturer:
ZILOG
Quantity:
1 980
Part Number:
Z84C3006PEG
Manufacturer:
WSI
Quantity:
4 970
Part Number:
Z84C3006PEG
Manufacturer:
ZILOG
Quantity:
20 000
Z80 CPU
User’s Manual
25
instruction such as a 3-byte call to any location in memory could be
executed.
The number of clock cycles necessary to execute this instruction is two
more than the normal number for the instruction. This occurs because the
CPU automatically adds two wait states to an Interrupt response cycle to
allow sufficient time to implement an external daisy-chain for priority
control. Figure 9 and Figure 10 illustrate the detailed timing for an interrupt
response. After the application of RESET, the CPU automatically enters
interrupt Mode 0.
Mode 1
When this mode is selected by the programmer, the CPU responds to an
interrupt by executing a restart to location 0038H. Thus, the response is
identical to that for a non-maskable interrupt except that the call location is
0038H instead of 0066H. The number of cycles required to complete the
restart instruction is two more than normal due to the two added wait states.
Mode 2
This mode is the most powerful interrupt response mode. With a single 8-bit
byte from the user, an indirect call can be made to any memory location.
In this mode, the programmer maintains a table of 16-bit starting addresses
for every interrupt service routine. This table may be located anywhere in
memory. When an interrupt is accepted, a 16-bit pointer must be formed to
obtain the desired interrupt service routine starting address from the table.
The upper eight bits of this pointer is formed from the contents of the I
register. The
register must be loaded with the applicable value by the
I
programmer, such as
,
. A CPU reset clears the
register so that it is
LD I
A
I
initialized to zero. The lower eight bits of the pointer must be supplied by
the interrupting device. Only seven bits are required from the interrupting
device because the least-significant bit must be a zero. This is required
UM008005-0205
Overview

Related parts for Z84C3006PEG