K4S643232H-UC60 Samsung Semiconductor, K4S643232H-UC60 Datasheet - Page 21

no-image

K4S643232H-UC60

Manufacturer Part Number
K4S643232H-UC60
Description
Manufacturer
Samsung Semiconductor
Type
SDRAMr
Datasheet

Specifications of K4S643232H-UC60

Organization
2Mx32
Density
64Mb
Address Bus
13b
Access Time (max)
6/5.5ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
150mA
Pin Count
86
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG
Quantity:
6 200
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG
Quantity:
6 200
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG
Quantity:
12 015
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG/41
Quantity:
70
Part Number:
K4S643232H-UC60
Manufacturer:
SUMSUNG
Quantity:
20 000
Company:
Part Number:
K4S643232H-UC60
Quantity:
4 834
Part Number:
K4S643232H-UC60T
Manufacturer:
SAMSUNG
Quantity:
12 025
Device Operation &
Timing Diagram
5. Write Interrupted by Precharge & DQM
6. Precharge
7. Auto Precharge
*Note : 1. To prevent bus contention, DQM should be issued which makes at least one gap between data in and data out.
*Note : 1. t
1) Normal Write (BL=4)
1) Normal Write (BL=4)
CMD
CLK
2. To inhibit invalid write, DQM should be issued.
3. This precharge command and burst write command should be of the same bank, otherwise it is not precharge
4. For -55/60/70/80/10, tRDL=1CLK product can be supported within restricted amounts and it will be distinguished by bucket code "NV"
. From the next generation, tRDL will be only 2CLK for every clock frequency.
DQ
2. Number of valid output data after row precharge : 1, 2 for CAS Latency = 2, 3 respectively.
3. The row active command of the precharge bank can be issued after t
4. For -55/60/70/80/10, tRDL=1CLK product can be supported within restricted amounts and it will be distinguished by bucket code "NV"
. From the next generation, tRDL will be only 2CLK for every clock frequency
interrupt but only another bank precharge of four banks operation.
CMD
The new read/write command of other activated bank can be issued from this point.
At burst read/write with auto precharge, CAS interrupt of the same/another bank is illegal.
CLK
RDL
DQ
: Last data in to row precharge delay
CMD
DQM
CLK
DQ
WR
D
0
WR
D
0
WR
D
D
0
1
D
1
D
D
1
2
D
2
D
D
2
3
D
Auto Precharge Starts
3
tRDL
Note 1,4
D
Masked by DQM
3
Note 2
PRE
Note 3,4
PRE
Note 3,4
- 21
2) Normal Read (BL=4)
2) Normal Read (BL=4)
DQ(CL3)
DQ(CL2)
DQ(CL2)
DQ(CL3)
RP
CMD
CMD
CLK
CLK
from this point.
RD
RD
Q
D
0
0
Rev. 1.2 April 2006
Q
Q
D
D
1
0
1
0
Auto Precharge Starts
x32 SDRAM
PRE
Q
Q
D
D
2
1
2
1
Q
Q
D
D
Note 2
Note 3
3
2
2
3
1
Q
D
3
3
2

Related parts for K4S643232H-UC60