K4S643232H-UC60 Samsung Semiconductor, K4S643232H-UC60 Datasheet - Page 7

no-image

K4S643232H-UC60

Manufacturer Part Number
K4S643232H-UC60
Description
Manufacturer
Samsung Semiconductor
Type
SDRAMr
Datasheet

Specifications of K4S643232H-UC60

Organization
2Mx32
Density
64Mb
Address Bus
13b
Access Time (max)
6/5.5ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
150mA
Pin Count
86
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG
Quantity:
6 200
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG
Quantity:
6 200
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG
Quantity:
12 015
Part Number:
K4S643232H-UC60
Manufacturer:
SAMSUNG/41
Quantity:
70
Part Number:
K4S643232H-UC60
Manufacturer:
SUMSUNG
Quantity:
20 000
Company:
Part Number:
K4S643232H-UC60
Quantity:
4 834
Part Number:
K4S643232H-UC60T
Manufacturer:
SAMSUNG
Quantity:
12 025
PIN FUNCTION DESCRIPTION
K4S643232H
CLK
CS
CKE
A
BA0,1
RAS
CAS
WE
DQM0 ~ 3
DQ
V
V
NC
0
DD
DDQ
~ A
0
/V
~
Pin
/V
SS
10
31
SSQ
System clock
Chip select
Clock enable
Address
Bank select address
Row address strobe
Column address strobe
Write enable
Data input/output mask
Data input/output
Power supply/ground
Data output power/ground
No Connection
Name
Active on the positive going edge to sample all inputs.
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and DQM.
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disables input buffers for power down mode.
Row/column addresses are multiplexed on the same pins.
Row address : RA
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS, WE active.
Makes data output Hi-Z, t
Blocks data input when DQM active.
Data inputs/outputs are multiplexed on the same pins.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to provide improved noise
immunity.
This pin is recommended to be left No connection on the device.
0
~ RA
- 7 -
10
SHZ
, Column address : CA
after the clock and masks the output.
Input Function
0
~ CA
7
Rev. 1.2 April 2006
SDRAM

Related parts for K4S643232H-UC60