EP4CE55F23C7 Altera, EP4CE55F23C7 Datasheet - Page 36

no-image

EP4CE55F23C7

Manufacturer Part Number
EP4CE55F23C7
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F23C7

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F23C7
Manufacturer:
ALTERA
Quantity:
996
Part Number:
EP4CE55F23C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C7
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C7N
Manufacturer:
ATMEL
Quantity:
4 200
Part Number:
EP4CE55F23C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C7N
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C7N
0
1–36
Table 1–44. IOE Programmable Delay on Column Pins for Cyclone IV GX Devices
Table 1–45. IOE Programmable Delay on Row Pins for Cyclone IV GX Devices
Cyclone IV Device Handbook, Volume 3
Input delay from pin to
internal cells
Input delay from pin to
input register
Delay from output
register to output pin
Input delay from
dual-purpose clock pin
to fan-out destinations
Notes to
(1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of the Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software.
Input delay from pin to
internal cells
Input delay from pin to
input register
Delay from output
register to output pin
Input delay from
dual-purpose clock pin
to fan-out destinations
Notes to
(1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software
Parameter
Parameter
Table
Table
1–44:
1–45:
Table 1–44
devices.
Pad to I/O
dataout to
core
Pad to I/O
input register
I/O output
register to
pad
Pad to global
clock network
Pad to I/O
dataout to
core
Pad to I/O
input register
I/O output
register to
pad
Pad to global
clock
network
Affected
Affected
Paths
Paths
and
Table 1–45
Settings
Settings
Number
Number
12
12
of
of
7
8
2
7
8
2
Offset
Offset
Min
Min
list the IOE programmable delay for Cyclone IV GX
0
0
0
0
0
0
0
0
1.314
1.313
0.461
0.712
1.313
1.312
0.438
0.713
Fast Corner
C6
Fast Corner
C6
1.210
1.208
0.421
0.682
1.209
1.208
0.404
0.682
I7
I7
(Note
2.209
2.205
0.789
1.225
2.184
2.200
0.751
1.228
(Note
C6
C6
Max Offset
Max Offset
1),
1), (2)—Preliminary
(2)
Chapter 1: Cyclone IV Device Datasheet
2.398
2.406
0.869
1.407
2.336
2.399
0.825
1.41
© December 2010 Altera Corporation
Slow Corner
Slow Corner
C7
C7
—Preliminary
2.526
2.563
0.933
1.562
2.451
2.554
0.886
1.566
C8
C8
Switching Characteristics
2.443
2.450
0.884
1.421
2.387
2.446
0.839
1.424
I7
I7
Unit
Unit
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EP4CE55F23C7