EP20K400EFC672-1X Altera, EP20K400EFC672-1X Datasheet - Page 40

IC APEX 20KE FPGA 400K 672-FBGA

EP20K400EFC672-1X

Manufacturer Part Number
EP20K400EFC672-1X
Description
IC APEX 20KE FPGA 400K 672-FBGA
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K400EFC672-1X

Number Of Logic Elements/cells
16640
Number Of Labs/clbs
1664
Total Ram Bits
212992
Number Of I /o
488
Number Of Gates
1052000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1102

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
2
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
3
Part Number:
EP20K400EFC672-1X
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
0
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
120
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP20K400EFC672-1XN
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP20K400EFC672-1XN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K400EFC672-1XN
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
40
APEX 20KE devices include an enhanced IOE, which drives the FastRow
interconnect. The FastRow interconnect connects a column I/O pin
directly to the LAB local interconnect within two MegaLAB structures.
This feature provides fast setup times for pins that drive high fan-outs
with complex logic, such as PCI designs. For fast bidirectional I/O timing,
LE registers using local routing can improve setup times and OE timing.
The APEX 20KE IOE also includes direct support for open-drain
operation, giving faster clock-to-output for open-drain signals. Some
programmable delays in the APEX 20KE IOE offer multiple levels of delay
to fine-tune setup and hold time requirements. The Quartus II software
compiler can set these delays automatically to minimize setup time while
providing a zero hold time.
Table 11
options in the Quartus II software.
The register in the APEX 20KE IOE can be programmed to power-up high
or low after configuration is complete. If it is programmed to power-up
low, an asynchronous clear can control the register. If it is programmed to
power-up high, an asynchronous preset can control the register.
shows how fast bidirectional I/O pins are implemented in APEX 20KE
devices. This feature is useful for cases where the APEX 20KE device
controls an active-low input or another device; it prevents inadvertent
activation of the input upon power-up.
Input Pin to Core Delay
Input Pin to Input Register Delay
Core to Output Register Delay
Output Register t
Clock Enable Delay
Table 11. APEX 20KE Programmable Delay Chains
Programmable Delays
describes the APEX 20KE programmable delays and their logic
CO
Delay
Decrease input delay to internal cells
Decrease input delay to input registers
Decrease input delay to output register
Increase delay to output pin
Increase clock enable delay
Quartus II Logic Option
Altera Corporation
Figure 26

Related parts for EP20K400EFC672-1X