EP20K400EFC672-1X Altera, EP20K400EFC672-1X Datasheet - Page 44

IC APEX 20KE FPGA 400K 672-FBGA

EP20K400EFC672-1X

Manufacturer Part Number
EP20K400EFC672-1X
Description
IC APEX 20KE FPGA 400K 672-FBGA
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K400EFC672-1X

Number Of Logic Elements/cells
16640
Number Of Labs/clbs
1664
Total Ram Bits
212992
Number Of I /o
488
Number Of Gates
1052000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1102

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
2
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
3
Part Number:
EP20K400EFC672-1X
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
0
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA
Quantity:
120
Part Number:
EP20K400EFC672-1X
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP20K400EFC672-1XN
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP20K400EFC672-1XN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K400EFC672-1XN
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
44
f
Advanced I/O Standard Support
APEX 20KE IOEs support the following I/O standards: LVTTL,
LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS,
LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2
Class I and II.
For more information on I/O standards supported by APEX 20KE
devices, see Application Note 117 (Using Selectable I/O Standards in Altera
Devices).
The APEX 20KE device contains eight I/O banks. In QFP packages, the
banks are linked to form four I/O banks. The I/O banks directly support
all standards except LVDS and LVPECL. All I/O banks can support LVDS
and LVPECL with the addition of external resistors. In addition, one block
within a bank contains circuitry to support high-speed True-LVDS and
LVPECL inputs, and another block within a particular bank supports
high-speed True-LVDS and LVPECL outputs. The LVDS blocks support
all of the I/O standards. Each I/O bank has its own VCCIO pins. A single
device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can
support a different standard independently. Each bank can also use a
separate V
standards (such as SSTL-3) independently. Within a bank, any one of the
terminated standards can be supported. EP20K300E and larger
APEX 20KE devices support the LVDS interface for data pins (smaller
devices support LVDS clock pins, but not data pins). All EP20K300E and
larger devices support the LVDS interface for data pins up to 155 Mbit per
channel; EP20K400E devices and larger with an X-suffix on the ordering
code add a serializer/deserializer circuit and PLL for higher-speed
support.
Each bank can support multiple standards with the same VCCIO for
output pins. Each bank can support one voltage-referenced I/O standard,
but it can support multiple I/O standards with the same VCCIO voltage
level. For example, when VCCIO is 3.3 V, a bank can support LVTTL,
LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.
When the LVDS banks are not used as LVDS I/O banks, they support all
of the other I/O standards.
APEX 20KE I/O banks.
REF
level so that each bank can support any of the terminated
Figure 29
shows the arrangement of the
Altera Corporation

Related parts for EP20K400EFC672-1X